xref: /openbmc/u-boot/board/freescale/t4qds/tlb.c (revision 69fdf900)
1ee52b188SYork Sun /*
2ee52b188SYork Sun  * Copyright 2008-2012 Freescale Semiconductor, Inc.
3ee52b188SYork Sun  *
4ee52b188SYork Sun  * (C) Copyright 2000
5ee52b188SYork Sun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6ee52b188SYork Sun  *
7ee52b188SYork Sun  * See file CREDITS for list of people who contributed to this
8ee52b188SYork Sun  * project.
9ee52b188SYork Sun  *
10ee52b188SYork Sun  * This program is free software; you can redistribute it and/or
11ee52b188SYork Sun  * modify it under the terms of the GNU General Public License as
12ee52b188SYork Sun  * published by the Free Software Foundation; either version 2 of
13ee52b188SYork Sun  * the License, or (at your option) any later version.
14ee52b188SYork Sun  *
15ee52b188SYork Sun  * This program is distributed in the hope that it will be useful,
16ee52b188SYork Sun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17ee52b188SYork Sun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18ee52b188SYork Sun  * GNU General Public License for more details.
19ee52b188SYork Sun  *
20ee52b188SYork Sun  * You should have received a copy of the GNU General Public License
21ee52b188SYork Sun  * along with this program; if not, write to the Free Software
22ee52b188SYork Sun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23ee52b188SYork Sun  * MA 02111-1307 USA
24ee52b188SYork Sun  */
25ee52b188SYork Sun 
26ee52b188SYork Sun #include <common.h>
27ee52b188SYork Sun #include <asm/mmu.h>
28ee52b188SYork Sun 
29ee52b188SYork Sun struct fsl_e_tlb_entry tlb_table[] = {
30ee52b188SYork Sun 	/* TLB 0 - for temp stack in cache */
31ee52b188SYork Sun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
32ee52b188SYork Sun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS,
33ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
34ee52b188SYork Sun 		      0, 0, BOOKE_PAGESZ_4K, 0),
35ee52b188SYork Sun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
36ee52b188SYork Sun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
37ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
38ee52b188SYork Sun 		      0, 0, BOOKE_PAGESZ_4K, 0),
39ee52b188SYork Sun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
40ee52b188SYork Sun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
41ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
42ee52b188SYork Sun 		      0, 0, BOOKE_PAGESZ_4K, 0),
43ee52b188SYork Sun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
44ee52b188SYork Sun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
45ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
46ee52b188SYork Sun 		      0, 0, BOOKE_PAGESZ_4K, 0),
47ee52b188SYork Sun 
48ee52b188SYork Sun 	/* TLB 1 */
49ee52b188SYork Sun 	/* *I*** - Covers boot page */
50ee52b188SYork Sun #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
51ee52b188SYork Sun 	/*
52ee52b188SYork Sun 	 * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
53ee52b188SYork Sun 	 * SRAM is at 0xfff00000, it covered the 0xfffff000.
54ee52b188SYork Sun 	 */
55ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
56ee52b188SYork Sun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
57ee52b188SYork Sun 			0, 0, BOOKE_PAGESZ_1M, 1),
58*69fdf900SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
59*69fdf900SLiu Gang 	/*
60*69fdf900SLiu Gang 	 * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
61*69fdf900SLiu Gang 	 * space is at 0xfff00000, it covered the 0xfffff000.
62*69fdf900SLiu Gang 	 */
63*69fdf900SLiu Gang 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
64*69fdf900SLiu Gang 		      CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
65*69fdf900SLiu Gang 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
66*69fdf900SLiu Gang 		      0, 0, BOOKE_PAGESZ_1M, 1),
67ee52b188SYork Sun #else
68ee52b188SYork Sun 	SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
69ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
70ee52b188SYork Sun 		      0, 0, BOOKE_PAGESZ_4K, 1),
71ee52b188SYork Sun #endif
72ee52b188SYork Sun 
73ee52b188SYork Sun 	/* *I*G* - CCSRBAR */
74ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
75ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
76ee52b188SYork Sun 		      0, 1, BOOKE_PAGESZ_16M, 1),
77ee52b188SYork Sun 
78ee52b188SYork Sun 	/* *I*G* - Flash, localbus */
79ee52b188SYork Sun 	/* This will be changed to *I*G* after relocation to RAM. */
80ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
81ee52b188SYork Sun 		      MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
82ee52b188SYork Sun 		      0, 2, BOOKE_PAGESZ_256M, 1),
83ee52b188SYork Sun 
84ee52b188SYork Sun 	/* *I*G* - PCI */
85ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
86ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87ee52b188SYork Sun 		      0, 3, BOOKE_PAGESZ_1G, 1),
88ee52b188SYork Sun 
89ee52b188SYork Sun 	/* *I*G* - PCI */
90ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
91ee52b188SYork Sun 		      CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
92ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
93ee52b188SYork Sun 		      0, 4, BOOKE_PAGESZ_256M, 1),
94ee52b188SYork Sun 
95ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
96ee52b188SYork Sun 		      CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
97ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
98ee52b188SYork Sun 		      0, 5, BOOKE_PAGESZ_256M, 1),
99ee52b188SYork Sun 
100ee52b188SYork Sun 	/* *I*G* - PCI I/O */
101ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
102ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
103ee52b188SYork Sun 		      0, 6, BOOKE_PAGESZ_256K, 1),
104ee52b188SYork Sun 
105ee52b188SYork Sun 	/* Bman/Qman */
106ee52b188SYork Sun #ifdef CONFIG_SYS_BMAN_MEM_PHYS
107ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
108ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
109ee52b188SYork Sun 		      0, 9, BOOKE_PAGESZ_16M, 1),
110ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
111ee52b188SYork Sun 		      CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
112ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
113ee52b188SYork Sun 		      0, 10, BOOKE_PAGESZ_16M, 1),
114ee52b188SYork Sun #endif
115ee52b188SYork Sun #ifdef CONFIG_SYS_QMAN_MEM_PHYS
116ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
117ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
118ee52b188SYork Sun 		      0, 11, BOOKE_PAGESZ_16M, 1),
119ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
120ee52b188SYork Sun 		      CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
121ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
122ee52b188SYork Sun 		      0, 12, BOOKE_PAGESZ_16M, 1),
123ee52b188SYork Sun #endif
124ee52b188SYork Sun #ifdef CONFIG_SYS_DCSRBAR_PHYS
125ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
126ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
12749e946cbSStephen George 		      0, 13, BOOKE_PAGESZ_32M, 1),
128ee52b188SYork Sun #endif
129ee52b188SYork Sun #ifdef CONFIG_SYS_NAND_BASE
130ee52b188SYork Sun 	/*
131ee52b188SYork Sun 	 * *I*G - NAND
132ee52b188SYork Sun 	 * entry 14 and 15 has been used hard coded, they will be disabled
133ee52b188SYork Sun 	 * in cpu_init_f, so we use entry 16 for nand.
134ee52b188SYork Sun 	 */
135ee52b188SYork Sun 	SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
136ee52b188SYork Sun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
137ac13eb5dSPrabhakar Kushwaha 			0, 16, BOOKE_PAGESZ_64K, 1),
138ee52b188SYork Sun #endif
139ee52b188SYork Sun 	SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
140ee52b188SYork Sun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
141ee52b188SYork Sun 		      0, 17, BOOKE_PAGESZ_4K, 1),
142*69fdf900SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
143*69fdf900SLiu Gang 	/*
144*69fdf900SLiu Gang 	 * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
145*69fdf900SLiu Gang 	 * fetching ucode and ENV from master
146*69fdf900SLiu Gang 	 */
147*69fdf900SLiu Gang 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
148*69fdf900SLiu Gang 		      CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
149*69fdf900SLiu Gang 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
150*69fdf900SLiu Gang 		      0, 18, BOOKE_PAGESZ_1M, 1),
151*69fdf900SLiu Gang #endif
152ee52b188SYork Sun 
153ee52b188SYork Sun };
154ee52b188SYork Sun 
155ee52b188SYork Sun int num_tlb_entries = ARRAY_SIZE(tlb_table);
156