114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
414aa71e6SLi Yang  * This program is free software; you can redistribute it and/or
514aa71e6SLi Yang  * modify it under the terms of the GNU General Public License
614aa71e6SLi Yang  * Version 2 as published by the Free Software Foundation.
714aa71e6SLi Yang  */
814aa71e6SLi Yang 
914aa71e6SLi Yang #include <common.h>
1014aa71e6SLi Yang #include <asm/mmu.h>
1114aa71e6SLi Yang #include <asm/immap_85xx.h>
1214aa71e6SLi Yang #include <asm/processor.h>
1314aa71e6SLi Yang #include <asm/fsl_ddr_sdram.h>
1414aa71e6SLi Yang #include <asm/fsl_ddr_dimm_params.h>
1514aa71e6SLi Yang #include <asm/io.h>
1614aa71e6SLi Yang #include <asm/fsl_law.h>
1714aa71e6SLi Yang 
18*1ba62f10SYork Sun #ifdef CONFIG_SYS_DDR_RAW_TIMING
1914aa71e6SLi Yang #if	defined(CONFIG_P1020RDB_PROTO) || \
2014aa71e6SLi Yang 	defined(CONFIG_P1021RDB) || \
2114aa71e6SLi Yang 	defined(CONFIG_P1020UTM)
2214aa71e6SLi Yang /* Micron MT41J256M8_187E */
2314aa71e6SLi Yang dimm_params_t ddr_raw_timing = {
2414aa71e6SLi Yang 	.n_ranks = 1,
2514aa71e6SLi Yang 	.rank_density = 1073741824u,
2614aa71e6SLi Yang 	.capacity = 1073741824u,
2714aa71e6SLi Yang 	.primary_sdram_width = 32,
2814aa71e6SLi Yang 	.ec_sdram_width = 0,
2914aa71e6SLi Yang 	.registered_dimm = 0,
3014aa71e6SLi Yang 	.mirrored_dimm = 0,
3114aa71e6SLi Yang 	.n_row_addr = 15,
3214aa71e6SLi Yang 	.n_col_addr = 10,
3314aa71e6SLi Yang 	.n_banks_per_sdram_device = 8,
3414aa71e6SLi Yang 	.edc_config = 0,
3514aa71e6SLi Yang 	.burst_lengths_bitmask = 0x0c,
3614aa71e6SLi Yang 
3714aa71e6SLi Yang 	.tCKmin_X_ps = 1870,
3814aa71e6SLi Yang 	.caslat_X = 0x1e << 4,	/* 5,6,7,8 */
3914aa71e6SLi Yang 	.tAA_ps = 13125,
4014aa71e6SLi Yang 	.tWR_ps = 15000,
4114aa71e6SLi Yang 	.tRCD_ps = 13125,
4214aa71e6SLi Yang 	.tRRD_ps = 7500,
4314aa71e6SLi Yang 	.tRP_ps = 13125,
4414aa71e6SLi Yang 	.tRAS_ps = 37500,
4514aa71e6SLi Yang 	.tRC_ps = 50625,
4614aa71e6SLi Yang 	.tRFC_ps = 160000,
4714aa71e6SLi Yang 	.tWTR_ps = 7500,
4814aa71e6SLi Yang 	.tRTP_ps = 7500,
4914aa71e6SLi Yang 	.refresh_rate_ps = 7800000,
5014aa71e6SLi Yang 	.tFAW_ps = 37500,
5114aa71e6SLi Yang };
5214aa71e6SLi Yang #elif defined(CONFIG_P2020RDB)
5314aa71e6SLi Yang /* Micron MT41J128M16_15E */
5414aa71e6SLi Yang dimm_params_t ddr_raw_timing = {
5514aa71e6SLi Yang 	.n_ranks = 1,
5614aa71e6SLi Yang 	.rank_density = 1073741824u,
5714aa71e6SLi Yang 	.capacity = 1073741824u,
5814aa71e6SLi Yang 	.primary_sdram_width = 64,
5914aa71e6SLi Yang 	.ec_sdram_width = 0,
6014aa71e6SLi Yang 	.registered_dimm = 0,
6114aa71e6SLi Yang 	.mirrored_dimm = 0,
6214aa71e6SLi Yang 	.n_row_addr = 14,
6314aa71e6SLi Yang 	.n_col_addr = 10,
6414aa71e6SLi Yang 	.n_banks_per_sdram_device = 8,
6514aa71e6SLi Yang 	.edc_config = 0,
6614aa71e6SLi Yang 	.burst_lengths_bitmask = 0x0c,
6714aa71e6SLi Yang 
6814aa71e6SLi Yang 	.tCKmin_X_ps = 1500,
6914aa71e6SLi Yang 	.caslat_X = 0x7e << 4,	/* 5,6,7,8,9,10 */
7014aa71e6SLi Yang 	.tAA_ps = 13500,
7114aa71e6SLi Yang 	.tWR_ps = 15000,
7214aa71e6SLi Yang 	.tRCD_ps = 13500,
7314aa71e6SLi Yang 	.tRRD_ps = 6000,
7414aa71e6SLi Yang 	.tRP_ps = 13500,
7514aa71e6SLi Yang 	.tRAS_ps = 36000,
7614aa71e6SLi Yang 	.tRC_ps = 49500,
7714aa71e6SLi Yang 	.tRFC_ps = 160000,
7814aa71e6SLi Yang 	.tWTR_ps = 7500,
7914aa71e6SLi Yang 	.tRTP_ps = 7500,
8014aa71e6SLi Yang 	.refresh_rate_ps = 7800000,
8114aa71e6SLi Yang 	.tFAW_ps = 30000,
8214aa71e6SLi Yang };
8314aa71e6SLi Yang #elif defined(CONFIG_P1020MBG)
8414aa71e6SLi Yang /* Micron MT41J512M8_187E */
8514aa71e6SLi Yang dimm_params_t ddr_raw_timing = {
8614aa71e6SLi Yang 	.n_ranks = 2,
8714aa71e6SLi Yang 	.rank_density = 1073741824u,
8814aa71e6SLi Yang 	.capacity = 2147483648u,
8914aa71e6SLi Yang 	.primary_sdram_width = 32,
9014aa71e6SLi Yang 	.ec_sdram_width = 0,
9114aa71e6SLi Yang 	.registered_dimm = 0,
9214aa71e6SLi Yang 	.mirrored_dimm = 0,
9314aa71e6SLi Yang 	.n_row_addr = 15,
9414aa71e6SLi Yang 	.n_col_addr = 10,
9514aa71e6SLi Yang 	.n_banks_per_sdram_device = 8,
9614aa71e6SLi Yang 	.edc_config = 0,
9714aa71e6SLi Yang 	.burst_lengths_bitmask = 0x0c,
9814aa71e6SLi Yang 
9914aa71e6SLi Yang 	.tCKmin_X_ps = 1870,
10014aa71e6SLi Yang 	.caslat_X = 0x1e << 4,	/* 5,6,7,8 */
10114aa71e6SLi Yang 	.tAA_ps = 13125,
10214aa71e6SLi Yang 	.tWR_ps = 15000,
10314aa71e6SLi Yang 	.tRCD_ps = 13125,
10414aa71e6SLi Yang 	.tRRD_ps = 7500,
10514aa71e6SLi Yang 	.tRP_ps = 13125,
10614aa71e6SLi Yang 	.tRAS_ps = 37500,
10714aa71e6SLi Yang 	.tRC_ps = 50625,
10814aa71e6SLi Yang 	.tRFC_ps = 160000,
10914aa71e6SLi Yang 	.tWTR_ps = 7500,
11014aa71e6SLi Yang 	.tRTP_ps = 7500,
11114aa71e6SLi Yang 	.refresh_rate_ps = 7800000,
11214aa71e6SLi Yang 	.tFAW_ps = 37500,
11314aa71e6SLi Yang };
11414aa71e6SLi Yang #elif defined(CONFIG_P1020RDB)
11514aa71e6SLi Yang /*
11614aa71e6SLi Yang  * Samsung K4B2G0846C-HCF8
11714aa71e6SLi Yang  * The following timing are for "downshift"
11814aa71e6SLi Yang  * i.e. to use CL9 part as CL7
11914aa71e6SLi Yang  * otherwise, tAA, tRCD, tRP will be 13500ps
12014aa71e6SLi Yang  * and tRC will be 49500ps
12114aa71e6SLi Yang  */
12214aa71e6SLi Yang dimm_params_t ddr_raw_timing = {
12314aa71e6SLi Yang 	.n_ranks = 1,
12414aa71e6SLi Yang 	.rank_density = 1073741824u,
12514aa71e6SLi Yang 	.capacity = 1073741824u,
12614aa71e6SLi Yang 	.primary_sdram_width = 32,
12714aa71e6SLi Yang 	.ec_sdram_width = 0,
12814aa71e6SLi Yang 	.registered_dimm = 0,
12914aa71e6SLi Yang 	.mirrored_dimm = 0,
13014aa71e6SLi Yang 	.n_row_addr = 15,
13114aa71e6SLi Yang 	.n_col_addr = 10,
13214aa71e6SLi Yang 	.n_banks_per_sdram_device = 8,
13314aa71e6SLi Yang 	.edc_config = 0,
13414aa71e6SLi Yang 	.burst_lengths_bitmask = 0x0c,
13514aa71e6SLi Yang 
13614aa71e6SLi Yang 	.tCKmin_X_ps = 1875,
13714aa71e6SLi Yang 	.caslat_X = 0x1e << 4,	/* 5,6,7,8 */
13814aa71e6SLi Yang 	.tAA_ps = 13125,
13914aa71e6SLi Yang 	.tWR_ps = 15000,
14014aa71e6SLi Yang 	.tRCD_ps = 13125,
14114aa71e6SLi Yang 	.tRRD_ps = 7500,
14214aa71e6SLi Yang 	.tRP_ps = 13125,
14314aa71e6SLi Yang 	.tRAS_ps = 37500,
14414aa71e6SLi Yang 	.tRC_ps = 50625,
14514aa71e6SLi Yang 	.tRFC_ps = 160000,
14614aa71e6SLi Yang 	.tWTR_ps = 7500,
14714aa71e6SLi Yang 	.tRTP_ps = 7500,
14814aa71e6SLi Yang 	.refresh_rate_ps = 7800000,
14914aa71e6SLi Yang 	.tFAW_ps = 37500,
15014aa71e6SLi Yang };
15114aa71e6SLi Yang #elif	defined(CONFIG_P1024RDB) || \
15214aa71e6SLi Yang 	defined(CONFIG_P1025RDB)
15314aa71e6SLi Yang /*
15414aa71e6SLi Yang  * Samsung K4B2G0846C-HCH9
15514aa71e6SLi Yang  * The following timing are for "downshift"
15614aa71e6SLi Yang  * i.e. to use CL9 part as CL7
15714aa71e6SLi Yang  * otherwise, tAA, tRCD, tRP will be 13500ps
15814aa71e6SLi Yang  * and tRC will be 49500ps
15914aa71e6SLi Yang  */
16014aa71e6SLi Yang dimm_params_t ddr_raw_timing = {
16114aa71e6SLi Yang 	.n_ranks = 1,
16214aa71e6SLi Yang 	.rank_density = 1073741824u,
16314aa71e6SLi Yang 	.capacity = 1073741824u,
16414aa71e6SLi Yang 	.primary_sdram_width = 32,
16514aa71e6SLi Yang 	.ec_sdram_width = 0,
16614aa71e6SLi Yang 	.registered_dimm = 0,
16714aa71e6SLi Yang 	.mirrored_dimm = 0,
16814aa71e6SLi Yang 	.n_row_addr = 15,
16914aa71e6SLi Yang 	.n_col_addr = 10,
17014aa71e6SLi Yang 	.n_banks_per_sdram_device = 8,
17114aa71e6SLi Yang 	.edc_config = 0,
17214aa71e6SLi Yang 	.burst_lengths_bitmask = 0x0c,
17314aa71e6SLi Yang 
17414aa71e6SLi Yang 	.tCKmin_X_ps = 1500,
17514aa71e6SLi Yang 	.caslat_X = 0x3e << 4,	/* 5,6,7,8,9 */
17614aa71e6SLi Yang 	.tAA_ps = 13125,
17714aa71e6SLi Yang 	.tWR_ps = 15000,
17814aa71e6SLi Yang 	.tRCD_ps = 13125,
17914aa71e6SLi Yang 	.tRRD_ps = 6000,
18014aa71e6SLi Yang 	.tRP_ps = 13125,
18114aa71e6SLi Yang 	.tRAS_ps = 36000,
18214aa71e6SLi Yang 	.tRC_ps = 49125,
18314aa71e6SLi Yang 	.tRFC_ps = 160000,
18414aa71e6SLi Yang 	.tWTR_ps = 7500,
18514aa71e6SLi Yang 	.tRTP_ps = 7500,
18614aa71e6SLi Yang 	.refresh_rate_ps = 7800000,
18714aa71e6SLi Yang 	.tFAW_ps = 30000,
18814aa71e6SLi Yang };
18914aa71e6SLi Yang #else
19014aa71e6SLi Yang #error Missing raw timing data for this board
19114aa71e6SLi Yang #endif
19214aa71e6SLi Yang 
19314aa71e6SLi Yang int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
19414aa71e6SLi Yang 		unsigned int controller_number,
19514aa71e6SLi Yang 		unsigned int dimm_number)
19614aa71e6SLi Yang {
19714aa71e6SLi Yang 	const char dimm_model[] = "Fixed DDR on board";
19814aa71e6SLi Yang 
19914aa71e6SLi Yang 	if ((controller_number == 0) && (dimm_number == 0)) {
20014aa71e6SLi Yang 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
20114aa71e6SLi Yang 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
20214aa71e6SLi Yang 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
20314aa71e6SLi Yang 	}
20414aa71e6SLi Yang 
20514aa71e6SLi Yang 	return 0;
20614aa71e6SLi Yang }
207*1ba62f10SYork Sun #endif /* CONFIG_SYS_DDR_RAW_TIMING */
20814aa71e6SLi Yang 
20914aa71e6SLi Yang /* Fixed sdram init -- doesn't use serial presence detect. */
21014aa71e6SLi Yang phys_size_t fixed_sdram(void)
21114aa71e6SLi Yang {
21214aa71e6SLi Yang 	sys_info_t sysinfo;
21314aa71e6SLi Yang 	char buf[32];
21414aa71e6SLi Yang 	size_t ddr_size;
21514aa71e6SLi Yang 	fsl_ddr_cfg_regs_t ddr_cfg_regs = {
21614aa71e6SLi Yang 		.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
21714aa71e6SLi Yang 		.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
21814aa71e6SLi Yang 		.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
21914aa71e6SLi Yang #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
22014aa71e6SLi Yang 		.cs[1].bnds = CONFIG_SYS_DDR_CS1_BNDS,
22114aa71e6SLi Yang 		.cs[1].config = CONFIG_SYS_DDR_CS1_CONFIG,
22214aa71e6SLi Yang 		.cs[1].config_2 = CONFIG_SYS_DDR_CS1_CONFIG_2,
22314aa71e6SLi Yang #endif
22414aa71e6SLi Yang 		.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3,
22514aa71e6SLi Yang 		.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0,
22614aa71e6SLi Yang 		.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1,
22714aa71e6SLi Yang 		.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2,
22814aa71e6SLi Yang 		.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
22914aa71e6SLi Yang 		.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
23014aa71e6SLi Yang 		.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1,
23114aa71e6SLi Yang 		.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2,
23214aa71e6SLi Yang 		.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
23314aa71e6SLi Yang 		.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL,
23414aa71e6SLi Yang 		.ddr_data_init = CONFIG_SYS_DDR_DATA_INIT,
23514aa71e6SLi Yang 		.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL,
23614aa71e6SLi Yang 		.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
23714aa71e6SLi Yang 		.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
23814aa71e6SLi Yang 		.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
23914aa71e6SLi Yang 		.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
24014aa71e6SLi Yang 		.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
24114aa71e6SLi Yang 		.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
24214aa71e6SLi Yang 		.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
24314aa71e6SLi Yang 		.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
24414aa71e6SLi Yang 		.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
24514aa71e6SLi Yang 	};
24614aa71e6SLi Yang 
24714aa71e6SLi Yang 	get_sys_info(&sysinfo);
24814aa71e6SLi Yang 	printf("Configuring DDR for %s MT/s data rate\n",
24914aa71e6SLi Yang 			strmhz(buf, sysinfo.freqDDRBus));
25014aa71e6SLi Yang 
25114aa71e6SLi Yang 	ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
25214aa71e6SLi Yang 
25314aa71e6SLi Yang 	fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
25414aa71e6SLi Yang 
25514aa71e6SLi Yang 	if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
25614aa71e6SLi Yang 				ddr_size, LAW_TRGT_IF_DDR_1) < 0) {
25714aa71e6SLi Yang 		printf("ERROR setting Local Access Windows for DDR\n");
25814aa71e6SLi Yang 		return 0;
25914aa71e6SLi Yang 	};
26014aa71e6SLi Yang 
26114aa71e6SLi Yang 	return ddr_size;
26214aa71e6SLi Yang }
26314aa71e6SLi Yang 
26414aa71e6SLi Yang void fsl_ddr_board_options(memctl_options_t *popts,
26514aa71e6SLi Yang 				dimm_params_t *pdimm,
26614aa71e6SLi Yang 				unsigned int ctrl_num)
26714aa71e6SLi Yang {
26814aa71e6SLi Yang 	int i;
26914aa71e6SLi Yang 	popts->clk_adjust = 6;
27014aa71e6SLi Yang 	popts->cpo_override = 0x1f;
27114aa71e6SLi Yang 	popts->write_data_delay = 2;
27214aa71e6SLi Yang 	popts->half_strength_driver_enable = 1;
27314aa71e6SLi Yang 	/* Write leveling override */
27414aa71e6SLi Yang 	popts->wrlvl_en = 1;
27514aa71e6SLi Yang 	popts->wrlvl_override = 1;
27614aa71e6SLi Yang 	popts->wrlvl_sample = 0xf;
27714aa71e6SLi Yang 	popts->wrlvl_start = 0x8;
27814aa71e6SLi Yang 	popts->trwt_override = 1;
27914aa71e6SLi Yang 	popts->trwt = 0;
28014aa71e6SLi Yang 
28114aa71e6SLi Yang 	if (pdimm->primary_sdram_width == 64)
28214aa71e6SLi Yang 		popts->data_bus_width = 0;
28314aa71e6SLi Yang 	else if (pdimm->primary_sdram_width == 32)
28414aa71e6SLi Yang 		popts->data_bus_width = 1;
28514aa71e6SLi Yang 	else
28614aa71e6SLi Yang 		printf("Error in DDR bus width configuration!\n");
28714aa71e6SLi Yang 
28814aa71e6SLi Yang 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
28914aa71e6SLi Yang 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
29014aa71e6SLi Yang 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
29114aa71e6SLi Yang 	}
29214aa71e6SLi Yang }
293