xref: /openbmc/u-boot/board/freescale/p1022ds/ddr.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c59e1b4dSTimur Tabi /*
3c59e1b4dSTimur Tabi  * Copyright 2010 Freescale Semiconductor, Inc.
4c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
5c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
6c59e1b4dSTimur Tabi  */
7c59e1b4dSTimur Tabi 
8c59e1b4dSTimur Tabi #include <common.h>
9c59e1b4dSTimur Tabi 
105614e71bSYork Sun #include <fsl_ddr_sdram.h>
115614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
12c59e1b4dSTimur Tabi 
13712cf7abSYork Sun struct board_specific_parameters {
14c59e1b4dSTimur Tabi 	u32 n_ranks;
15712cf7abSYork Sun 	u32 datarate_mhz_high;
16c59e1b4dSTimur Tabi 	u32 clk_adjust;		/* Range: 0-8 */
17c59e1b4dSTimur Tabi 	u32 cpo;		/* Range: 2-31 */
18c59e1b4dSTimur Tabi 	u32 write_data_delay;	/* Range: 0-6 */
190dd38a35SPriyanka Jain 	u32 force_2t;
20712cf7abSYork Sun };
21c59e1b4dSTimur Tabi 
22c59e1b4dSTimur Tabi /*
23712cf7abSYork Sun  * This table contains all valid speeds we want to override with board
24712cf7abSYork Sun  * specific parameters. datarate_mhz_high values need to be in ascending order
25712cf7abSYork Sun  * for each n_ranks group.
26c59e1b4dSTimur Tabi  */
27712cf7abSYork Sun static const struct board_specific_parameters dimm0[] = {
28712cf7abSYork Sun 	/*
29712cf7abSYork Sun 	 * memory controller 0
30712cf7abSYork Sun 	 *   num|  hi|  clk| cpo|wrdata|2T
31712cf7abSYork Sun 	 * ranks| mhz|adjst|    | delay|
32712cf7abSYork Sun 	 */
33712cf7abSYork Sun 	{1,  549,    5,  31,     3, 0},
34712cf7abSYork Sun 	{1,  850,    5,  31,     5, 0},
35712cf7abSYork Sun 	{2,  549,    5,  31,     3, 0},
36712cf7abSYork Sun 	{2,  850,    5,  31,     5, 0},
37712cf7abSYork Sun 	{}
38c59e1b4dSTimur Tabi };
39c59e1b4dSTimur Tabi 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)40c59e1b4dSTimur Tabi void fsl_ddr_board_options(memctl_options_t *popts, dimm_params_t *pdimm,
41c59e1b4dSTimur Tabi 			   unsigned int ctrl_num)
42c59e1b4dSTimur Tabi {
43712cf7abSYork Sun 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
44c59e1b4dSTimur Tabi 	unsigned long ddr_freq;
45c59e1b4dSTimur Tabi 	unsigned int i;
46c59e1b4dSTimur Tabi 
47712cf7abSYork Sun 
48712cf7abSYork Sun 	if (ctrl_num) {
49712cf7abSYork Sun 		printf("Wrong parameter for controller number %d", ctrl_num);
50712cf7abSYork Sun 		return;
51712cf7abSYork Sun 	}
52712cf7abSYork Sun 	if (!pdimm->n_ranks)
53712cf7abSYork Sun 		return;
54712cf7abSYork Sun 
55c59e1b4dSTimur Tabi 	/* set odt_rd_cfg and odt_wr_cfg. */
56c59e1b4dSTimur Tabi 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
57c59e1b4dSTimur Tabi 		popts->cs_local_opts[i].odt_rd_cfg = 0;
58c59e1b4dSTimur Tabi 		popts->cs_local_opts[i].odt_wr_cfg = 1;
59c59e1b4dSTimur Tabi 	}
60c59e1b4dSTimur Tabi 
61712cf7abSYork Sun 	pbsp = dimm0;
62c59e1b4dSTimur Tabi 	/*
63c59e1b4dSTimur Tabi 	 * Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
64c59e1b4dSTimur Tabi 	 * freqency and n_banks specified in board_specific_parameters table.
65c59e1b4dSTimur Tabi 	 */
66c59e1b4dSTimur Tabi 	ddr_freq = get_ddr_freq(0) / 1000000;
67712cf7abSYork Sun 	while (pbsp->datarate_mhz_high) {
68712cf7abSYork Sun 		if (pbsp->n_ranks == pdimm->n_ranks) {
69712cf7abSYork Sun 			if (ddr_freq <= pbsp->datarate_mhz_high) {
70712cf7abSYork Sun 				popts->clk_adjust = pbsp->clk_adjust;
71712cf7abSYork Sun 				popts->cpo_override = pbsp->cpo;
72712cf7abSYork Sun 				popts->write_data_delay =
73712cf7abSYork Sun 					pbsp->write_data_delay;
740dd38a35SPriyanka Jain 				popts->twot_en = pbsp->force_2t;
75712cf7abSYork Sun 				goto found;
76c59e1b4dSTimur Tabi 			}
77712cf7abSYork Sun 			pbsp_highest = pbsp;
78712cf7abSYork Sun 		}
79712cf7abSYork Sun 		pbsp++;
80c59e1b4dSTimur Tabi 	}
81c59e1b4dSTimur Tabi 
82712cf7abSYork Sun 	if (pbsp_highest) {
83712cf7abSYork Sun 		printf("Error: board specific timing not found "
84712cf7abSYork Sun 			"for data rate %lu MT/s!\n"
85712cf7abSYork Sun 			"Trying to use the highest speed (%u) parameters\n",
86712cf7abSYork Sun 			ddr_freq, pbsp_highest->datarate_mhz_high);
87712cf7abSYork Sun 		popts->clk_adjust = pbsp->clk_adjust;
88712cf7abSYork Sun 		popts->cpo_override = pbsp->cpo;
89712cf7abSYork Sun 		popts->write_data_delay = pbsp->write_data_delay;
900dd38a35SPriyanka Jain 		popts->twot_en = pbsp->force_2t;
91712cf7abSYork Sun 	} else {
92712cf7abSYork Sun 		panic("DIMM is not supported by this board");
93712cf7abSYork Sun 	}
94712cf7abSYork Sun 
95712cf7abSYork Sun found:
96c59e1b4dSTimur Tabi 	popts->half_strength_driver_enable = 1;
97c59e1b4dSTimur Tabi 
98c59e1b4dSTimur Tabi 	/* Per AN4039, enable ZQ calibration. */
99c59e1b4dSTimur Tabi 	popts->zq_en = 1;
100c59e1b4dSTimur Tabi 
101c59e1b4dSTimur Tabi 	/*
102c59e1b4dSTimur Tabi 	 * For wake-up on ARP, we need auto self refresh enabled
103c59e1b4dSTimur Tabi 	 */
104c59e1b4dSTimur Tabi 	popts->auto_self_refresh_en = 1;
105c59e1b4dSTimur Tabi 	popts->sr_it = 0xb;
106c59e1b4dSTimur Tabi }
107