1 /*
2  * (C) Copyright 2011 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22 
23 #include <common.h>
24 #include <asm/io.h>
25 #include <asm/arch/imx-regs.h>
26 #include <asm/arch/mx5x_pins.h>
27 #include <asm/arch/sys_proto.h>
28 #include <asm/arch/crm_regs.h>
29 #include <asm/arch/iomux.h>
30 #include <asm/errno.h>
31 #include <netdev.h>
32 #include <mmc.h>
33 #include <fsl_esdhc.h>
34 #include <asm/gpio.h>
35 
36 #define ETHERNET_INT		(1 * 32 + 31)  /* GPIO2_31 */
37 
38 DECLARE_GLOBAL_DATA_PTR;
39 
40 int dram_init(void)
41 {
42 	u32 size1, size2;
43 
44 	size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
45 	size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
46 
47 	gd->ram_size = size1 + size2;
48 
49 	return 0;
50 }
51 void dram_init_banksize(void)
52 {
53 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
54 	gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
55 
56 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
57 	gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
58 }
59 
60 static void setup_iomux_uart(void)
61 {
62 	/* UART1 RXD */
63 	mxc_request_iomux(MX53_PIN_ATA_DMACK, IOMUX_CONFIG_ALT3);
64 	mxc_iomux_set_pad(MX53_PIN_ATA_DMACK,
65 				PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
66 				PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
67 				PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
68 				PAD_CTL_ODE_OPENDRAIN_ENABLE);
69 	mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x3);
70 
71 	/* UART1 TXD */
72 	mxc_request_iomux(MX53_PIN_ATA_DIOW, IOMUX_CONFIG_ALT3);
73 	mxc_iomux_set_pad(MX53_PIN_ATA_DIOW,
74 				PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
75 				PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
76 				PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
77 				PAD_CTL_ODE_OPENDRAIN_ENABLE);
78 }
79 
80 #ifdef CONFIG_FSL_ESDHC
81 struct fsl_esdhc_cfg esdhc_cfg[2] = {
82 	{MMC_SDHC1_BASE_ADDR, 1 },
83 	{MMC_SDHC2_BASE_ADDR, 1 },
84 };
85 
86 int board_mmc_getcd(u8 *cd, struct mmc *mmc)
87 {
88 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
89 
90 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
91 		*cd = gpio_get_value(1); /*GPIO1_1*/
92 	else
93 		*cd = gpio_get_value(4); /*GPIO1_4*/
94 
95 	return 0;
96 }
97 
98 int board_mmc_init(bd_t *bis)
99 {
100 	u32 index;
101 	s32 status = 0;
102 
103 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
104 		switch (index) {
105 		case 0:
106 			mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
107 			mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
108 			mxc_request_iomux(MX53_PIN_SD1_DATA0,
109 						IOMUX_CONFIG_ALT0);
110 			mxc_request_iomux(MX53_PIN_SD1_DATA1,
111 						IOMUX_CONFIG_ALT0);
112 			mxc_request_iomux(MX53_PIN_SD1_DATA2,
113 						IOMUX_CONFIG_ALT0);
114 			mxc_request_iomux(MX53_PIN_SD1_DATA3,
115 						IOMUX_CONFIG_ALT0);
116 
117 			mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 0x1E4);
118 			mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 0xD4);
119 			mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 0x1D4);
120 			mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 0x1D4);
121 			mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 0x1D4);
122 			mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 0x1D4);
123 			break;
124 		case 1:
125 			mxc_request_iomux(MX53_PIN_SD2_CMD,
126 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
127 			mxc_request_iomux(MX53_PIN_SD2_CLK,
128 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
129 			mxc_request_iomux(MX53_PIN_SD2_DATA0,
130 						IOMUX_CONFIG_ALT0);
131 			mxc_request_iomux(MX53_PIN_SD2_DATA1,
132 						IOMUX_CONFIG_ALT0);
133 			mxc_request_iomux(MX53_PIN_SD2_DATA2,
134 						IOMUX_CONFIG_ALT0);
135 			mxc_request_iomux(MX53_PIN_SD2_DATA3,
136 						IOMUX_CONFIG_ALT0);
137 			mxc_request_iomux(MX53_PIN_ATA_DATA12,
138 						IOMUX_CONFIG_ALT2);
139 			mxc_request_iomux(MX53_PIN_ATA_DATA13,
140 						IOMUX_CONFIG_ALT2);
141 			mxc_request_iomux(MX53_PIN_ATA_DATA14,
142 						IOMUX_CONFIG_ALT2);
143 			mxc_request_iomux(MX53_PIN_ATA_DATA15,
144 						IOMUX_CONFIG_ALT2);
145 
146 			mxc_iomux_set_pad(MX53_PIN_SD2_CMD, 0x1E4);
147 			mxc_iomux_set_pad(MX53_PIN_SD2_CLK, 0xD4);
148 			mxc_iomux_set_pad(MX53_PIN_SD2_DATA0, 0x1D4);
149 			mxc_iomux_set_pad(MX53_PIN_SD2_DATA1, 0x1D4);
150 			mxc_iomux_set_pad(MX53_PIN_SD2_DATA2, 0x1D4);
151 			mxc_iomux_set_pad(MX53_PIN_SD2_DATA3, 0x1D4);
152 			mxc_iomux_set_pad(MX53_PIN_ATA_DATA12, 0x1D4);
153 			mxc_iomux_set_pad(MX53_PIN_ATA_DATA13, 0x1D4);
154 			mxc_iomux_set_pad(MX53_PIN_ATA_DATA14, 0x1D4);
155 			mxc_iomux_set_pad(MX53_PIN_ATA_DATA15, 0x1D4);
156 			break;
157 		default:
158 			printf("Warning: you configured more ESDHC controller"
159 				"(%d) as supported by the board(2)\n",
160 				CONFIG_SYS_FSL_ESDHC_NUM);
161 			return status;
162 		}
163 		status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
164 	}
165 
166 	return status;
167 }
168 #endif
169 
170 static void weim_smc911x_iomux(void)
171 {
172 	/* ETHERNET_INT as GPIO2_31 */
173 	mxc_request_iomux(MX53_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
174 	gpio_direction_input(ETHERNET_INT);
175 
176 	/* Data bus */
177 	mxc_request_iomux(MX53_PIN_EIM_D16, IOMUX_CONFIG_ALT0);
178 	mxc_iomux_set_pad(MX53_PIN_EIM_D16, 0xA4);
179 
180 	mxc_request_iomux(MX53_PIN_EIM_D17, IOMUX_CONFIG_ALT0);
181 	mxc_iomux_set_pad(MX53_PIN_EIM_D17, 0xA4);
182 
183 	mxc_request_iomux(MX53_PIN_EIM_D18, IOMUX_CONFIG_ALT0);
184 	mxc_iomux_set_pad(MX53_PIN_EIM_D18, 0xA4);
185 
186 	mxc_request_iomux(MX53_PIN_EIM_D19, IOMUX_CONFIG_ALT0);
187 	mxc_iomux_set_pad(MX53_PIN_EIM_D19, 0xA4);
188 
189 	mxc_request_iomux(MX53_PIN_EIM_D20, IOMUX_CONFIG_ALT0);
190 	mxc_iomux_set_pad(MX53_PIN_EIM_D20, 0xA4);
191 
192 	mxc_request_iomux(MX53_PIN_EIM_D21, IOMUX_CONFIG_ALT0);
193 	mxc_iomux_set_pad(MX53_PIN_EIM_D21, 0xA4);
194 
195 	mxc_request_iomux(MX53_PIN_EIM_D22, IOMUX_CONFIG_ALT0);
196 	mxc_iomux_set_pad(MX53_PIN_EIM_D22, 0xA4);
197 
198 	mxc_request_iomux(MX53_PIN_EIM_D23, IOMUX_CONFIG_ALT0);
199 	mxc_iomux_set_pad(MX53_PIN_EIM_D23, 0xA4);
200 
201 	mxc_request_iomux(MX53_PIN_EIM_D24, IOMUX_CONFIG_ALT0);
202 	mxc_iomux_set_pad(MX53_PIN_EIM_D24, 0xA4);
203 
204 	mxc_request_iomux(MX53_PIN_EIM_D25, IOMUX_CONFIG_ALT0);
205 	mxc_iomux_set_pad(MX53_PIN_EIM_D25, 0xA4);
206 
207 	mxc_request_iomux(MX53_PIN_EIM_D26, IOMUX_CONFIG_ALT0);
208 	mxc_iomux_set_pad(MX53_PIN_EIM_D26, 0xA4);
209 
210 	mxc_request_iomux(MX53_PIN_EIM_D27, IOMUX_CONFIG_ALT0);
211 	mxc_iomux_set_pad(MX53_PIN_EIM_D27, 0xA4);
212 
213 	mxc_request_iomux(MX53_PIN_EIM_D28, IOMUX_CONFIG_ALT0);
214 	mxc_iomux_set_pad(MX53_PIN_EIM_D28, 0xA4);
215 
216 	mxc_request_iomux(MX53_PIN_EIM_D29, IOMUX_CONFIG_ALT0);
217 	mxc_iomux_set_pad(MX53_PIN_EIM_D29, 0xA4);
218 
219 	mxc_request_iomux(MX53_PIN_EIM_D30, IOMUX_CONFIG_ALT0);
220 	mxc_iomux_set_pad(MX53_PIN_EIM_D30, 0xA4);
221 
222 	mxc_request_iomux(MX53_PIN_EIM_D31, IOMUX_CONFIG_ALT0);
223 	mxc_iomux_set_pad(MX53_PIN_EIM_D31, 0xA4);
224 
225 	/* Address lines */
226 	mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0);
227 	mxc_iomux_set_pad(MX53_PIN_EIM_DA0, 0xA4);
228 
229 	mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0);
230 	mxc_iomux_set_pad(MX53_PIN_EIM_DA1, 0xA4);
231 
232 	mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0);
233 	mxc_iomux_set_pad(MX53_PIN_EIM_DA2, 0xA4);
234 
235 	mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0);
236 	mxc_iomux_set_pad(MX53_PIN_EIM_DA3, 0xA4);
237 
238 	mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0);
239 	mxc_iomux_set_pad(MX53_PIN_EIM_DA4, 0xA4);
240 
241 	mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0);
242 	mxc_iomux_set_pad(MX53_PIN_EIM_DA5, 0xA4);
243 
244 	mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0);
245 	mxc_iomux_set_pad(MX53_PIN_EIM_DA6, 0xA4);
246 
247 	/* other EIM signals for ethernet */
248 	mxc_request_iomux(MX53_PIN_EIM_OE, IOMUX_CONFIG_ALT0);
249 	mxc_request_iomux(MX53_PIN_EIM_RW, IOMUX_CONFIG_ALT0);
250 	mxc_request_iomux(MX53_PIN_EIM_CS1, IOMUX_CONFIG_ALT0);
251 }
252 
253 static void weim_cs1_settings(void)
254 {
255 	struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
256 
257 	writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1);
258 	writel(0x0, &weim_regs->cs1gcr2);
259 	writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1);
260 	writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2);
261 	writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1);
262 	writel(0x0, &weim_regs->cs1wcr2);
263 	writel(0x0, &weim_regs->wcr);
264 
265 	set_chipselect_size(CS0_64M_CS1_64M);
266 }
267 
268 int board_early_init_f(void)
269 {
270 	setup_iomux_uart();
271 	return 0;
272 }
273 
274 int board_init(void)
275 {
276 	/* address of boot parameters */
277 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
278 
279 	return 0;
280 }
281 
282 int board_eth_init(bd_t *bis)
283 {
284 	int rc = 0;
285 
286 	weim_smc911x_iomux();
287 	weim_cs1_settings();
288 
289 #ifdef CONFIG_SMC911X
290 	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
291 #endif
292 	return rc;
293 }
294 
295 int checkboard(void)
296 {
297 	puts("Board: MX53ARD\n");
298 
299 	return 0;
300 }
301