1 /* 2 * Copyright 2008,2010-2011 Freescale Semiconductor, Inc. 3 * 4 * (C) Copyright 2000 5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #include <common.h> 11 #include <asm/fsl_law.h> 12 #include <asm/mmu.h> 13 14 /* 15 * LAW(Local Access Window) configuration: 16 * 17 * 0x0000_0000 0x7fff_ffff DDR 2G 18 * if PCI (prepend 0xc_0000_0000 if CONFIG_PHYS_64BIT) 19 * 0x8000_0000 0x9fff_ffff PCIE1 MEM 512M 20 * 0xa000_0000 0xbfff_ffff PCIE2 MEM 512M 21 * else if RIO (prepend 0xc_0000_0000 if CONFIG_PHYS_64BIT) 22 * 0x8000_0000 0x9fff_ffff RapidIO 512M 23 * endif 24 * (prepend 0xf_0000_0000 if CONFIG_PHYS_64BIT) 25 * 0xffc0_0000 0xffc0_ffff PCIE1 IO 64K 26 * 0xffc1_0000 0xffc1_ffff PCIE2 IO 64K 27 * 0xffe0_0000 0xffef_ffff CCSRBAR 1M 28 * 0xffdf_0000 0xffe0_0000 PIXIS, CF 64K 29 * 0xef80_0000 0xefff_ffff FLASH (boot bank) 8M 30 * 31 * Notes: 32 * CCSRBAR doesn't need a configured Local Access Window. 33 * If flash is 8M at default position (last 8M), no LAW needed. 34 */ 35 36 struct law_entry law_table[] = { 37 #if !defined(CONFIG_SPD_EEPROM) 38 SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_DDR_1), 39 #endif 40 SET_LAW(PIXIS_BASE_PHYS, LAW_SIZE_64K, LAW_TRGT_IF_LBC), 41 SET_LAW(CONFIG_SYS_FLASH_BASE_PHYS, LAW_SIZE_8M, LAW_TRGT_IF_LBC), 42 }; 43 44 int num_law_entries = ARRAY_SIZE(law_table); 45