19490a7f1SKumar Gala /*
29490a7f1SKumar Gala  * Copyright 2008 Freescale Semiconductor.
39490a7f1SKumar Gala  *
49490a7f1SKumar Gala  * See file CREDITS for list of people who contributed to this
59490a7f1SKumar Gala  * project.
69490a7f1SKumar Gala  *
79490a7f1SKumar Gala  * This program is free software; you can redistribute it and/or
89490a7f1SKumar Gala  * modify it under the terms of the GNU General Public License as
99490a7f1SKumar Gala  * published by the Free Software Foundation; either version 2 of
109490a7f1SKumar Gala  * the License, or (at your option) any later version.
119490a7f1SKumar Gala  *
129490a7f1SKumar Gala  * This program is distributed in the hope that it will be useful,
139490a7f1SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
149490a7f1SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
159490a7f1SKumar Gala  * GNU General Public License for more details.
169490a7f1SKumar Gala  *
179490a7f1SKumar Gala  * You should have received a copy of the GNU General Public License
189490a7f1SKumar Gala  * along with this program; if not, write to the Free Software
199490a7f1SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
209490a7f1SKumar Gala  * MA 02111-1307 USA
219490a7f1SKumar Gala  */
229490a7f1SKumar Gala 
239490a7f1SKumar Gala #include <common.h>
249490a7f1SKumar Gala #include <command.h>
259490a7f1SKumar Gala #include <pci.h>
269490a7f1SKumar Gala #include <asm/processor.h>
279490a7f1SKumar Gala #include <asm/mmu.h>
287c0d4a75SKumar Gala #include <asm/cache.h>
299490a7f1SKumar Gala #include <asm/immap_85xx.h>
309490a7f1SKumar Gala #include <asm/immap_fsl_pci.h>
319490a7f1SKumar Gala #include <asm/fsl_ddr_sdram.h>
329490a7f1SKumar Gala #include <asm/io.h>
339490a7f1SKumar Gala #include <spd.h>
349490a7f1SKumar Gala #include <miiphy.h>
359490a7f1SKumar Gala #include <libfdt.h>
369490a7f1SKumar Gala #include <spd_sdram.h>
379490a7f1SKumar Gala #include <fdt_support.h>
382e26d837SJason Jin #include <tsec.h>
392e26d837SJason Jin #include <netdev.h>
409490a7f1SKumar Gala 
419490a7f1SKumar Gala #include "../common/pixis.h"
422e26d837SJason Jin #include "../common/sgmii_riser.h"
439490a7f1SKumar Gala 
449490a7f1SKumar Gala phys_size_t fixed_sdram(void);
459490a7f1SKumar Gala 
469490a7f1SKumar Gala int checkboard (void)
479490a7f1SKumar Gala {
489490a7f1SKumar Gala 	printf ("Board: MPC8536DS, System ID: 0x%02x, "
499490a7f1SKumar Gala 		"System Version: 0x%02x, FPGA Version: 0x%02x\n",
509490a7f1SKumar Gala 		in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
519490a7f1SKumar Gala 		in8(PIXIS_BASE + PIXIS_PVER));
529490a7f1SKumar Gala 	return 0;
539490a7f1SKumar Gala }
549490a7f1SKumar Gala 
559490a7f1SKumar Gala phys_size_t
569490a7f1SKumar Gala initdram(int board_type)
579490a7f1SKumar Gala {
589490a7f1SKumar Gala 	phys_size_t dram_size = 0;
599490a7f1SKumar Gala 
609490a7f1SKumar Gala 	puts("Initializing....");
619490a7f1SKumar Gala 
629490a7f1SKumar Gala #ifdef CONFIG_SPD_EEPROM
639490a7f1SKumar Gala 	dram_size = fsl_ddr_sdram();
649490a7f1SKumar Gala #else
659490a7f1SKumar Gala 	dram_size = fixed_sdram();
669490a7f1SKumar Gala #endif
67e57f0fa1SDave Liu 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
68e57f0fa1SDave Liu 	dram_size *= 0x100000;
699490a7f1SKumar Gala 
709490a7f1SKumar Gala 	puts("    DDR: ");
719490a7f1SKumar Gala 	return dram_size;
729490a7f1SKumar Gala }
739490a7f1SKumar Gala 
749490a7f1SKumar Gala #if !defined(CONFIG_SPD_EEPROM)
759490a7f1SKumar Gala /*
769490a7f1SKumar Gala  * Fixed sdram init -- doesn't use serial presence detect.
779490a7f1SKumar Gala  */
789490a7f1SKumar Gala 
799490a7f1SKumar Gala phys_size_t fixed_sdram (void)
809490a7f1SKumar Gala {
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
829490a7f1SKumar Gala 	volatile ccsr_ddr_t *ddr= &immap->im_ddr;
839490a7f1SKumar Gala 	uint d_init;
849490a7f1SKumar Gala 
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
879490a7f1SKumar Gala 
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
989490a7f1SKumar Gala 
999490a7f1SKumar Gala #if defined (CONFIG_DDR_ECC)
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_sbe = CONFIG_SYS_DDR_SBE;
1039490a7f1SKumar Gala #endif
1049490a7f1SKumar Gala 	asm("sync;isync");
1059490a7f1SKumar Gala 
1069490a7f1SKumar Gala 	udelay(500);
1079490a7f1SKumar Gala 
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
1099490a7f1SKumar Gala 
1109490a7f1SKumar Gala #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
1119490a7f1SKumar Gala 	d_init = 1;
1129490a7f1SKumar Gala 	debug("DDR - 1st controller: memory initializing\n");
1139490a7f1SKumar Gala 	/*
1149490a7f1SKumar Gala 	 * Poll until memory is initialized.
1159490a7f1SKumar Gala 	 * 512 Meg at 400 might hit this 200 times or so.
1169490a7f1SKumar Gala 	 */
1179490a7f1SKumar Gala 	while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
1189490a7f1SKumar Gala 		udelay(1000);
1199490a7f1SKumar Gala 	}
1209490a7f1SKumar Gala 	debug("DDR: memory initialized\n\n");
1219490a7f1SKumar Gala 	asm("sync; isync");
1229490a7f1SKumar Gala 	udelay(500);
1239490a7f1SKumar Gala #endif
1249490a7f1SKumar Gala 
1259490a7f1SKumar Gala 	return 512 * 1024 * 1024;
1269490a7f1SKumar Gala }
1279490a7f1SKumar Gala 
1289490a7f1SKumar Gala #endif
1299490a7f1SKumar Gala 
1309490a7f1SKumar Gala #ifdef CONFIG_PCI1
1319490a7f1SKumar Gala static struct pci_controller pci1_hose;
1329490a7f1SKumar Gala #endif
1339490a7f1SKumar Gala 
1349490a7f1SKumar Gala #ifdef CONFIG_PCIE1
1359490a7f1SKumar Gala static struct pci_controller pcie1_hose;
1369490a7f1SKumar Gala #endif
1379490a7f1SKumar Gala 
1389490a7f1SKumar Gala #ifdef CONFIG_PCIE2
1399490a7f1SKumar Gala static struct pci_controller pcie2_hose;
1409490a7f1SKumar Gala #endif
1419490a7f1SKumar Gala 
1429490a7f1SKumar Gala #ifdef CONFIG_PCIE3
1439490a7f1SKumar Gala static struct pci_controller pcie3_hose;
1449490a7f1SKumar Gala #endif
1459490a7f1SKumar Gala 
1462dba0deaSKumar Gala extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
1472dba0deaSKumar Gala extern void fsl_pci_init(struct pci_controller *hose);
1482dba0deaSKumar Gala 
1499490a7f1SKumar Gala int first_free_busno=0;
1509490a7f1SKumar Gala 
1519490a7f1SKumar Gala void
1529490a7f1SKumar Gala pci_init_board(void)
1539490a7f1SKumar Gala {
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
1559490a7f1SKumar Gala 	uint devdisr = gur->devdisr;
1569490a7f1SKumar Gala 	uint sdrs2_io_sel =
1579490a7f1SKumar Gala 		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
1589490a7f1SKumar Gala 	uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
1599490a7f1SKumar Gala 	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
1609490a7f1SKumar Gala 
1619490a7f1SKumar Gala 	debug("   pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
1629490a7f1SKumar Gala 		host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
1639490a7f1SKumar Gala 
1649490a7f1SKumar Gala 	if (sdrs2_io_sel == 7)
1659490a7f1SKumar Gala 		printf("    Serdes2 disalbed\n");
1669490a7f1SKumar Gala 	else if (sdrs2_io_sel == 4) {
1679490a7f1SKumar Gala 		printf("    eTSEC1 is in sgmii mode.\n");
1689490a7f1SKumar Gala 		printf("    eTSEC3 is in sgmii mode.\n");
1699490a7f1SKumar Gala 	} else if (sdrs2_io_sel == 6)
1709490a7f1SKumar Gala 		printf("    eTSEC1 is in sgmii mode.\n");
1719490a7f1SKumar Gala 
1729490a7f1SKumar Gala #ifdef CONFIG_PCIE3
1739490a7f1SKumar Gala {
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
1759490a7f1SKumar Gala 	struct pci_controller *hose = &pcie3_hose;
1769490a7f1SKumar Gala 	int pcie_ep = (host_agent == 1);
1779490a7f1SKumar Gala 	int pcie_configured  = (io_sel == 7);
1782dba0deaSKumar Gala 	struct pci_region *r = hose->regions;
1799490a7f1SKumar Gala 
1809490a7f1SKumar Gala 	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
1819490a7f1SKumar Gala 		printf ("\n    PCIE3 connected to Slot3 as %s (base address %x)",
1829490a7f1SKumar Gala 			pcie_ep ? "End Point" : "Root Complex",
1839490a7f1SKumar Gala 			(uint)pci);
1849490a7f1SKumar Gala 		if (pci->pme_msg_det) {
1859490a7f1SKumar Gala 			pci->pme_msg_det = 0xffffffff;
1869490a7f1SKumar Gala 			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
1879490a7f1SKumar Gala 		}
1889490a7f1SKumar Gala 		printf ("\n");
1899490a7f1SKumar Gala 
1909490a7f1SKumar Gala 		/* inbound */
1912dba0deaSKumar Gala 		r += fsl_pci_setup_inbound_windows(r);
1929490a7f1SKumar Gala 
1939490a7f1SKumar Gala 		/* outbound memory */
1942dba0deaSKumar Gala 		pci_set_region(r++,
19510795f42SKumar Gala 			       CONFIG_SYS_PCIE3_MEM_BUS,
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_MEM_PHYS,
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_MEM_SIZE,
1989490a7f1SKumar Gala 			       PCI_REGION_MEM);
1999490a7f1SKumar Gala 
2009490a7f1SKumar Gala 		/* outbound io */
2012dba0deaSKumar Gala 		pci_set_region(r++,
2025f91ef6aSKumar Gala 			       CONFIG_SYS_PCIE3_IO_BUS,
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_IO_PHYS,
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_IO_SIZE,
2059490a7f1SKumar Gala 			       PCI_REGION_IO);
2069490a7f1SKumar Gala 
2072dba0deaSKumar Gala 		hose->region_count = r - hose->regions;
2089490a7f1SKumar Gala 
2099490a7f1SKumar Gala 		hose->first_busno=first_free_busno;
2109490a7f1SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
2119490a7f1SKumar Gala 
2129490a7f1SKumar Gala 		fsl_pci_init(hose);
2139490a7f1SKumar Gala 
2149490a7f1SKumar Gala 		first_free_busno=hose->last_busno+1;
2159490a7f1SKumar Gala 		printf ("    PCIE3 on bus %02x - %02x\n",
2169490a7f1SKumar Gala 			hose->first_busno,hose->last_busno);
2179490a7f1SKumar Gala 	} else {
2189490a7f1SKumar Gala 		printf ("    PCIE3: disabled\n");
2199490a7f1SKumar Gala 	}
2209490a7f1SKumar Gala 
2219490a7f1SKumar Gala  }
2229490a7f1SKumar Gala #else
2239490a7f1SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
2249490a7f1SKumar Gala #endif
2259490a7f1SKumar Gala 
2269490a7f1SKumar Gala #ifdef CONFIG_PCIE1
2279490a7f1SKumar Gala  {
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
2299490a7f1SKumar Gala 	struct pci_controller *hose = &pcie1_hose;
2309490a7f1SKumar Gala 	int pcie_ep = (host_agent == 5);
2319490a7f1SKumar Gala 	int pcie_configured  = (io_sel == 2 || io_sel == 3
2329490a7f1SKumar Gala 				|| io_sel == 5 || io_sel == 7);
2332dba0deaSKumar Gala 	struct pci_region *r = hose->regions;
2349490a7f1SKumar Gala 
2359490a7f1SKumar Gala 	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
2369490a7f1SKumar Gala 		printf ("\n    PCIE1 connected to Slot1 as %s (base address %x)",
2379490a7f1SKumar Gala 			pcie_ep ? "End Point" : "Root Complex",
2389490a7f1SKumar Gala 			(uint)pci);
2399490a7f1SKumar Gala 		if (pci->pme_msg_det) {
2409490a7f1SKumar Gala 			pci->pme_msg_det = 0xffffffff;
2419490a7f1SKumar Gala 			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
2429490a7f1SKumar Gala 		}
2439490a7f1SKumar Gala 		printf ("\n");
2449490a7f1SKumar Gala 
2459490a7f1SKumar Gala 		/* inbound */
2462dba0deaSKumar Gala 		r += fsl_pci_setup_inbound_windows(r);
2479490a7f1SKumar Gala 
2489490a7f1SKumar Gala 		/* outbound memory */
2492dba0deaSKumar Gala 		pci_set_region(r++,
25010795f42SKumar Gala 			       CONFIG_SYS_PCIE1_MEM_BUS,
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_MEM_PHYS,
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_MEM_SIZE,
2539490a7f1SKumar Gala 			       PCI_REGION_MEM);
2549490a7f1SKumar Gala 
2559490a7f1SKumar Gala 		/* outbound io */
2562dba0deaSKumar Gala 		pci_set_region(r++,
2575f91ef6aSKumar Gala 			       CONFIG_SYS_PCIE1_IO_BUS,
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_IO_PHYS,
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_IO_SIZE,
2609490a7f1SKumar Gala 			       PCI_REGION_IO);
2619490a7f1SKumar Gala 
26210795f42SKumar Gala #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
2639490a7f1SKumar Gala 		/* outbound memory */
2642dba0deaSKumar Gala 		pci_set_region(r++,
26510795f42SKumar Gala 			       CONFIG_SYS_PCIE1_MEM_BUS2,
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_MEM_PHYS2,
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE1_MEM_SIZE2,
2689490a7f1SKumar Gala 			       PCI_REGION_MEM);
2699490a7f1SKumar Gala #endif
2702dba0deaSKumar Gala 		hose->region_count = r - hose->regions;
2719490a7f1SKumar Gala 		hose->first_busno=first_free_busno;
2729490a7f1SKumar Gala 
2739490a7f1SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
2749490a7f1SKumar Gala 
2759490a7f1SKumar Gala 		fsl_pci_init(hose);
2769490a7f1SKumar Gala 
2779490a7f1SKumar Gala 		first_free_busno=hose->last_busno+1;
2789490a7f1SKumar Gala 		printf("    PCIE1 on bus %02x - %02x\n",
2799490a7f1SKumar Gala 		       hose->first_busno,hose->last_busno);
2809490a7f1SKumar Gala 
2819490a7f1SKumar Gala 	} else {
2829490a7f1SKumar Gala 		printf ("    PCIE1: disabled\n");
2839490a7f1SKumar Gala 	}
2849490a7f1SKumar Gala 
2859490a7f1SKumar Gala  }
2869490a7f1SKumar Gala #else
2879490a7f1SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
2889490a7f1SKumar Gala #endif
2899490a7f1SKumar Gala 
2909490a7f1SKumar Gala #ifdef CONFIG_PCIE2
2919490a7f1SKumar Gala  {
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
2939490a7f1SKumar Gala 	struct pci_controller *hose = &pcie2_hose;
2949490a7f1SKumar Gala 	int pcie_ep = (host_agent == 3);
2959490a7f1SKumar Gala 	int pcie_configured  = (io_sel == 5 || io_sel == 7);
2962dba0deaSKumar Gala 	struct pci_region *r = hose->regions;
2979490a7f1SKumar Gala 
2989490a7f1SKumar Gala 	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
2999490a7f1SKumar Gala 		printf ("\n    PCIE2 connected to Slot 2 as %s (base address %x)",
3009490a7f1SKumar Gala 			pcie_ep ? "End Point" : "Root Complex",
3019490a7f1SKumar Gala 			(uint)pci);
3029490a7f1SKumar Gala 		if (pci->pme_msg_det) {
3039490a7f1SKumar Gala 			pci->pme_msg_det = 0xffffffff;
3049490a7f1SKumar Gala 			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
3059490a7f1SKumar Gala 		}
3069490a7f1SKumar Gala 		printf ("\n");
3079490a7f1SKumar Gala 
3089490a7f1SKumar Gala 		/* inbound */
3092dba0deaSKumar Gala 		r += fsl_pci_setup_inbound_windows(r);
3109490a7f1SKumar Gala 
3119490a7f1SKumar Gala 		/* outbound memory */
3122dba0deaSKumar Gala 		pci_set_region(r++,
31310795f42SKumar Gala 			       CONFIG_SYS_PCIE2_MEM_BUS,
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_MEM_PHYS,
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_MEM_SIZE,
3169490a7f1SKumar Gala 			       PCI_REGION_MEM);
3179490a7f1SKumar Gala 
3189490a7f1SKumar Gala 		/* outbound io */
3192dba0deaSKumar Gala 		pci_set_region(r++,
3205f91ef6aSKumar Gala 			       CONFIG_SYS_PCIE2_IO_BUS,
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_IO_PHYS,
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_IO_SIZE,
3239490a7f1SKumar Gala 			       PCI_REGION_IO);
3249490a7f1SKumar Gala 
32510795f42SKumar Gala #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
3269490a7f1SKumar Gala 		/* outbound memory */
3272dba0deaSKumar Gala 		pci_set_region(r++,
32810795f42SKumar Gala 			       CONFIG_SYS_PCIE2_MEM_BUS2,
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_MEM_PHYS2,
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE2_MEM_SIZE2,
3319490a7f1SKumar Gala 			       PCI_REGION_MEM);
3329490a7f1SKumar Gala #endif
3332dba0deaSKumar Gala 		hose->region_count = r - hose->regions;
3349490a7f1SKumar Gala 		hose->first_busno=first_free_busno;
3359490a7f1SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
3369490a7f1SKumar Gala 
3379490a7f1SKumar Gala 		fsl_pci_init(hose);
3389490a7f1SKumar Gala 		first_free_busno=hose->last_busno+1;
3399490a7f1SKumar Gala 		printf ("    PCIE2 on bus %02x - %02x\n",
3409490a7f1SKumar Gala 			hose->first_busno,hose->last_busno);
3419490a7f1SKumar Gala 
3429490a7f1SKumar Gala 	} else {
3439490a7f1SKumar Gala 		printf ("    PCIE2: disabled\n");
3449490a7f1SKumar Gala 	}
3459490a7f1SKumar Gala 
3469490a7f1SKumar Gala  }
3479490a7f1SKumar Gala #else
3489490a7f1SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
3499490a7f1SKumar Gala #endif
3509490a7f1SKumar Gala 
3519490a7f1SKumar Gala 
3529490a7f1SKumar Gala #ifdef CONFIG_PCI1
3539490a7f1SKumar Gala {
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
3559490a7f1SKumar Gala 	struct pci_controller *hose = &pci1_hose;
3562dba0deaSKumar Gala 	struct pci_region *r = hose->regions;
3579490a7f1SKumar Gala 
3589490a7f1SKumar Gala 	uint pci_agent = (host_agent == 6);
3599490a7f1SKumar Gala 	uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
3609490a7f1SKumar Gala 	uint pci_32 = 1;
3619490a7f1SKumar Gala 	uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;	/* PORDEVSR[14] */
3629490a7f1SKumar Gala 	uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;	/* PORPLLSR[16] */
3639490a7f1SKumar Gala 
3649490a7f1SKumar Gala 
3659490a7f1SKumar Gala 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
3669490a7f1SKumar Gala 		printf ("\n    PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
3679490a7f1SKumar Gala 			(pci_32) ? 32 : 64,
3689490a7f1SKumar Gala 			(pci_speed == 33333000) ? "33" :
3699490a7f1SKumar Gala 			(pci_speed == 66666000) ? "66" : "unknown",
3709490a7f1SKumar Gala 			pci_clk_sel ? "sync" : "async",
3719490a7f1SKumar Gala 			pci_agent ? "agent" : "host",
3729490a7f1SKumar Gala 			pci_arb ? "arbiter" : "external-arbiter",
3739490a7f1SKumar Gala 			(uint)pci
3749490a7f1SKumar Gala 			);
3759490a7f1SKumar Gala 
3769490a7f1SKumar Gala 		/* inbound */
3772dba0deaSKumar Gala 		r += fsl_pci_setup_inbound_windows(r);
3789490a7f1SKumar Gala 
3799490a7f1SKumar Gala 		/* outbound memory */
3802dba0deaSKumar Gala 		pci_set_region(r++,
38110795f42SKumar Gala 			       CONFIG_SYS_PCI1_MEM_BUS,
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_MEM_PHYS,
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_MEM_SIZE,
3849490a7f1SKumar Gala 			       PCI_REGION_MEM);
3859490a7f1SKumar Gala 
3869490a7f1SKumar Gala 		/* outbound io */
3872dba0deaSKumar Gala 		pci_set_region(r++,
3885f91ef6aSKumar Gala 			       CONFIG_SYS_PCI1_IO_BUS,
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_IO_PHYS,
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_IO_SIZE,
3919490a7f1SKumar Gala 			       PCI_REGION_IO);
3922dba0deaSKumar Gala 
39310795f42SKumar Gala #ifdef CONFIG_SYS_PCI1_MEM_BUS2
3949490a7f1SKumar Gala 		/* outbound memory */
3952dba0deaSKumar Gala 		pci_set_region(r++,
39610795f42SKumar Gala 			       CONFIG_SYS_PCI1_MEM_BUS2,
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_MEM_PHYS2,
3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCI1_MEM_SIZE2,
3999490a7f1SKumar Gala 			       PCI_REGION_MEM);
4009490a7f1SKumar Gala #endif
4012dba0deaSKumar Gala 		hose->region_count = r - hose->regions;
4029490a7f1SKumar Gala 		hose->first_busno=first_free_busno;
4039490a7f1SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
4049490a7f1SKumar Gala 
4059490a7f1SKumar Gala 		fsl_pci_init(hose);
4069490a7f1SKumar Gala 		first_free_busno=hose->last_busno+1;
4079490a7f1SKumar Gala 		printf ("PCI on bus %02x - %02x\n",
4089490a7f1SKumar Gala 			hose->first_busno,hose->last_busno);
4099490a7f1SKumar Gala 	} else {
4109490a7f1SKumar Gala 		printf ("    PCI: disabled\n");
4119490a7f1SKumar Gala 	}
4129490a7f1SKumar Gala }
4139490a7f1SKumar Gala #else
4149490a7f1SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
4159490a7f1SKumar Gala #endif
4169490a7f1SKumar Gala }
4179490a7f1SKumar Gala 
4189490a7f1SKumar Gala 
4199490a7f1SKumar Gala int board_early_init_r(void)
4209490a7f1SKumar Gala {
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
4229490a7f1SKumar Gala 	const u8 flash_esel = 1;
4239490a7f1SKumar Gala 
4249490a7f1SKumar Gala 	/*
4259490a7f1SKumar Gala 	 * Remap Boot flash + PROMJET region to caching-inhibited
4269490a7f1SKumar Gala 	 * so that flash can be erased properly.
4279490a7f1SKumar Gala 	 */
4289490a7f1SKumar Gala 
4297c0d4a75SKumar Gala 	/* Flush d-cache and invalidate i-cache of any FLASH data */
4307c0d4a75SKumar Gala 	flush_dcache();
4317c0d4a75SKumar Gala 	invalidate_icache();
4329490a7f1SKumar Gala 
4339490a7f1SKumar Gala 	/* invalidate existing TLB entry for flash + promjet */
4349490a7f1SKumar Gala 	disable_tlb(flash_esel);
4359490a7f1SKumar Gala 
436c953ddfdSKumar Gala 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,	/* tlb, epn, rpn */
4379490a7f1SKumar Gala 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,	/* perms, wimge */
4389490a7f1SKumar Gala 		0, flash_esel, BOOKE_PAGESZ_256M, 1);	/* ts, esel, tsize, iprot */
4399490a7f1SKumar Gala 
4409490a7f1SKumar Gala 	return 0;
4419490a7f1SKumar Gala }
4429490a7f1SKumar Gala 
4439490a7f1SKumar Gala #ifdef CONFIG_GET_CLK_FROM_ICS307
4449490a7f1SKumar Gala /* decode S[0-2] to Output Divider (OD) */
4459490a7f1SKumar Gala static unsigned char
4469490a7f1SKumar Gala ics307_S_to_OD[] = {
4479490a7f1SKumar Gala 	10, 2, 8, 4, 5, 7, 3, 6
4489490a7f1SKumar Gala };
4499490a7f1SKumar Gala 
4509490a7f1SKumar Gala /* Calculate frequency being generated by ICS307-02 clock chip based upon
4519490a7f1SKumar Gala  * the control bytes being programmed into it. */
4529490a7f1SKumar Gala /* XXX: This function should probably go into a common library */
4539490a7f1SKumar Gala static unsigned long
4549490a7f1SKumar Gala ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
4559490a7f1SKumar Gala {
4569490a7f1SKumar Gala 	const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
4579490a7f1SKumar Gala 	unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
4589490a7f1SKumar Gala 	unsigned long RDW = cw2 & 0x7F;
4599490a7f1SKumar Gala 	unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
4609490a7f1SKumar Gala 	unsigned long freq;
4619490a7f1SKumar Gala 
4629490a7f1SKumar Gala 	/* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
4639490a7f1SKumar Gala 
4649490a7f1SKumar Gala 	/* cw0:  C1 C0 TTL F1 F0 S2 S1 S0
4659490a7f1SKumar Gala 	 * cw1:  V8 V7 V6 V5 V4 V3 V2 V1
4669490a7f1SKumar Gala 	 * cw2:  V0 R6 R5 R4 R3 R2 R1 R0
4679490a7f1SKumar Gala 	 *
4689490a7f1SKumar Gala 	 * R6:R0 = Reference Divider Word (RDW)
4699490a7f1SKumar Gala 	 * V8:V0 = VCO Divider Word (VDW)
4709490a7f1SKumar Gala 	 * S2:S0 = Output Divider Select (OD)
4719490a7f1SKumar Gala 	 * F1:F0 = Function of CLK2 Output
4729490a7f1SKumar Gala 	 * TTL = duty cycle
4739490a7f1SKumar Gala 	 * C1:C0 = internal load capacitance for cyrstal
4749490a7f1SKumar Gala 	 */
4759490a7f1SKumar Gala 
4769490a7f1SKumar Gala 	/* Adding 1 to get a "nicely" rounded number, but this needs
4779490a7f1SKumar Gala 	 * more tweaking to get a "properly" rounded number. */
4789490a7f1SKumar Gala 
4799490a7f1SKumar Gala 	freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
4809490a7f1SKumar Gala 
4819490a7f1SKumar Gala 	debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
4829490a7f1SKumar Gala 		freq);
4839490a7f1SKumar Gala 	return freq;
4849490a7f1SKumar Gala }
4859490a7f1SKumar Gala 
4869490a7f1SKumar Gala unsigned long
4879490a7f1SKumar Gala get_board_sys_clk(ulong dummy)
4889490a7f1SKumar Gala {
4899490a7f1SKumar Gala 	return ics307_clk_freq (
4909490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VSYSCLK0),
4919490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VSYSCLK1),
4929490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VSYSCLK2)
4939490a7f1SKumar Gala 	);
4949490a7f1SKumar Gala }
4959490a7f1SKumar Gala 
4969490a7f1SKumar Gala unsigned long
4979490a7f1SKumar Gala get_board_ddr_clk(ulong dummy)
4989490a7f1SKumar Gala {
4999490a7f1SKumar Gala 	return ics307_clk_freq (
5009490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VDDRCLK0),
5019490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VDDRCLK1),
5029490a7f1SKumar Gala 	    in8(PIXIS_BASE + PIXIS_VDDRCLK2)
5039490a7f1SKumar Gala 	);
5049490a7f1SKumar Gala }
5059490a7f1SKumar Gala #else
5069490a7f1SKumar Gala unsigned long
5079490a7f1SKumar Gala get_board_sys_clk(ulong dummy)
5089490a7f1SKumar Gala {
5099490a7f1SKumar Gala 	u8 i;
5109490a7f1SKumar Gala 	ulong val = 0;
5119490a7f1SKumar Gala 
5129490a7f1SKumar Gala 	i = in8(PIXIS_BASE + PIXIS_SPD);
5139490a7f1SKumar Gala 	i &= 0x07;
5149490a7f1SKumar Gala 
5159490a7f1SKumar Gala 	switch (i) {
5169490a7f1SKumar Gala 	case 0:
5179490a7f1SKumar Gala 		val = 33333333;
5189490a7f1SKumar Gala 		break;
5199490a7f1SKumar Gala 	case 1:
5209490a7f1SKumar Gala 		val = 40000000;
5219490a7f1SKumar Gala 		break;
5229490a7f1SKumar Gala 	case 2:
5239490a7f1SKumar Gala 		val = 50000000;
5249490a7f1SKumar Gala 		break;
5259490a7f1SKumar Gala 	case 3:
5269490a7f1SKumar Gala 		val = 66666666;
5279490a7f1SKumar Gala 		break;
5289490a7f1SKumar Gala 	case 4:
5299490a7f1SKumar Gala 		val = 83333333;
5309490a7f1SKumar Gala 		break;
5319490a7f1SKumar Gala 	case 5:
5329490a7f1SKumar Gala 		val = 100000000;
5339490a7f1SKumar Gala 		break;
5349490a7f1SKumar Gala 	case 6:
5359490a7f1SKumar Gala 		val = 133333333;
5369490a7f1SKumar Gala 		break;
5379490a7f1SKumar Gala 	case 7:
5389490a7f1SKumar Gala 		val = 166666666;
5399490a7f1SKumar Gala 		break;
5409490a7f1SKumar Gala 	}
5419490a7f1SKumar Gala 
5429490a7f1SKumar Gala 	return val;
5439490a7f1SKumar Gala }
5449490a7f1SKumar Gala 
5459490a7f1SKumar Gala unsigned long
5469490a7f1SKumar Gala get_board_ddr_clk(ulong dummy)
5479490a7f1SKumar Gala {
5489490a7f1SKumar Gala 	u8 i;
5499490a7f1SKumar Gala 	ulong val = 0;
5509490a7f1SKumar Gala 
5519490a7f1SKumar Gala 	i = in8(PIXIS_BASE + PIXIS_SPD);
5529490a7f1SKumar Gala 	i &= 0x38;
5539490a7f1SKumar Gala 	i >>= 3;
5549490a7f1SKumar Gala 
5559490a7f1SKumar Gala 	switch (i) {
5569490a7f1SKumar Gala 	case 0:
5579490a7f1SKumar Gala 		val = 33333333;
5589490a7f1SKumar Gala 		break;
5599490a7f1SKumar Gala 	case 1:
5609490a7f1SKumar Gala 		val = 40000000;
5619490a7f1SKumar Gala 		break;
5629490a7f1SKumar Gala 	case 2:
5639490a7f1SKumar Gala 		val = 50000000;
5649490a7f1SKumar Gala 		break;
5659490a7f1SKumar Gala 	case 3:
5669490a7f1SKumar Gala 		val = 66666666;
5679490a7f1SKumar Gala 		break;
5689490a7f1SKumar Gala 	case 4:
5699490a7f1SKumar Gala 		val = 83333333;
5709490a7f1SKumar Gala 		break;
5719490a7f1SKumar Gala 	case 5:
5729490a7f1SKumar Gala 		val = 100000000;
5739490a7f1SKumar Gala 		break;
5749490a7f1SKumar Gala 	case 6:
5759490a7f1SKumar Gala 		val = 133333333;
5769490a7f1SKumar Gala 		break;
5779490a7f1SKumar Gala 	case 7:
5789490a7f1SKumar Gala 		val = 166666666;
5799490a7f1SKumar Gala 		break;
5809490a7f1SKumar Gala 	}
5819490a7f1SKumar Gala 	return val;
5829490a7f1SKumar Gala }
5839490a7f1SKumar Gala #endif
5849490a7f1SKumar Gala 
585*cf7e399fSMike Frysinger int sata_initialize(void)
5860f8cbc18SJason Jin {
5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
5880f8cbc18SJason Jin 	uint sdrs2_io_sel =
5890f8cbc18SJason Jin 		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
5900f8cbc18SJason Jin 	if (sdrs2_io_sel & 0x04)
5910f8cbc18SJason Jin 		return 1;
592*cf7e399fSMike Frysinger 
593*cf7e399fSMike Frysinger 	return __sata_initialize();
5940f8cbc18SJason Jin }
5950f8cbc18SJason Jin 
5962e26d837SJason Jin int board_eth_init(bd_t *bis)
5972e26d837SJason Jin {
5982e26d837SJason Jin #ifdef CONFIG_TSEC_ENET
5992e26d837SJason Jin 	struct tsec_info_struct tsec_info[2];
6002e26d837SJason Jin 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
6012e26d837SJason Jin 	int num = 0;
6022e26d837SJason Jin 	uint sdrs2_io_sel =
6032e26d837SJason Jin 		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
6042e26d837SJason Jin 
6052e26d837SJason Jin #ifdef CONFIG_TSEC1
6062e26d837SJason Jin 	SET_STD_TSEC_INFO(tsec_info[num], 1);
6072e26d837SJason Jin 	if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
6082e26d837SJason Jin 		tsec_info[num].phyaddr = 0;
6092e26d837SJason Jin 		tsec_info[num].flags |= TSEC_SGMII;
6102e26d837SJason Jin 	}
6112e26d837SJason Jin 	num++;
6122e26d837SJason Jin #endif
6132e26d837SJason Jin #ifdef CONFIG_TSEC3
6142e26d837SJason Jin 	SET_STD_TSEC_INFO(tsec_info[num], 3);
6152e26d837SJason Jin 	if (sdrs2_io_sel == 4) {
6162e26d837SJason Jin 		tsec_info[num].phyaddr = 1;
6172e26d837SJason Jin 		tsec_info[num].flags |= TSEC_SGMII;
6182e26d837SJason Jin 	}
6192e26d837SJason Jin 	num++;
6202e26d837SJason Jin #endif
6212e26d837SJason Jin 
6222e26d837SJason Jin 	if (!num) {
6232e26d837SJason Jin 		printf("No TSECs initialized\n");
6242e26d837SJason Jin 		return 0;
6252e26d837SJason Jin 	}
6262e26d837SJason Jin 
6272e26d837SJason Jin 	if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
6282e26d837SJason Jin 		fsl_sgmii_riser_init(tsec_info, num);
6292e26d837SJason Jin 
6302e26d837SJason Jin 	tsec_eth_init(bis, tsec_info, num);
6312e26d837SJason Jin #endif
6322e26d837SJason Jin 	return pci_eth_init(bis);
6332e26d837SJason Jin }
6342e26d837SJason Jin 
6359490a7f1SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP)
6362dba0deaSKumar Gala extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
6372dba0deaSKumar Gala 			struct pci_controller *hose);
6389490a7f1SKumar Gala 
6392dba0deaSKumar Gala void ft_board_setup(void *blob, bd_t *bd)
6402dba0deaSKumar Gala {
6419490a7f1SKumar Gala 	ft_cpu_setup(blob, bd);
6429490a7f1SKumar Gala 
6439490a7f1SKumar Gala #ifdef CONFIG_PCI1
6442dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
6459490a7f1SKumar Gala #endif
6469490a7f1SKumar Gala #ifdef CONFIG_PCIE2
6472dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
6482dba0deaSKumar Gala #endif
6492dba0deaSKumar Gala #ifdef CONFIG_PCIE2
6502dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
6519490a7f1SKumar Gala #endif
6529490a7f1SKumar Gala #ifdef CONFIG_PCIE1
6532dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
6549490a7f1SKumar Gala #endif
6559490a7f1SKumar Gala }
6569490a7f1SKumar Gala #endif
657