144937214SPrabhakar KushwahaOverview 244937214SPrabhakar Kushwaha-------- 344937214SPrabhakar KushwahaThe LS2080A Reference Design (RDB) is a high-performance computing, 444937214SPrabhakar Kushwahaevaluation, and development platform that supports the QorIQ LS2080A 544937214SPrabhakar KushwahaLayerscape Architecture processor. 644937214SPrabhakar Kushwaha 744937214SPrabhakar KushwahaLS2080A SoC Overview 844937214SPrabhakar Kushwaha------------------ 944937214SPrabhakar KushwahaThe LS2080A integrated multicore processor combines eight ARM Cortex-A57 1044937214SPrabhakar Kushwahaprocessor cores with high-performance data path acceleration logic and network 1144937214SPrabhakar Kushwahaand peripheral bus interfaces required for networking, telecom/datacom, 1244937214SPrabhakar Kushwahawireless infrastructure, and mil/aerospace applications. 1344937214SPrabhakar Kushwaha 1444937214SPrabhakar KushwahaThe LS2080A SoC includes the following function and features: 1544937214SPrabhakar Kushwaha 1644937214SPrabhakar Kushwaha - Eight 64-bit ARM Cortex-A57 CPUs 1744937214SPrabhakar Kushwaha - 1 MB platform cache with ECC 1844937214SPrabhakar Kushwaha - Two 64-bit DDR4 SDRAM memory controllers with ECC and interleaving support 1944937214SPrabhakar Kushwaha - One secondary 32-bit DDR4 SDRAM memory controller, intended for use by 2044937214SPrabhakar Kushwaha the AIOP 2144937214SPrabhakar Kushwaha - Data path acceleration architecture (DPAA2) incorporating acceleration for 2244937214SPrabhakar Kushwaha the following functions: 2344937214SPrabhakar Kushwaha - Packet parsing, classification, and distribution (WRIOP) 2444937214SPrabhakar Kushwaha - Queue and Hardware buffer management for scheduling, packet sequencing, and 2544937214SPrabhakar Kushwaha congestion management, buffer allocation and de-allocation (QBMan) 2644937214SPrabhakar Kushwaha - Cryptography acceleration (SEC) at up to 10 Gbps 2744937214SPrabhakar Kushwaha - RegEx pattern matching acceleration (PME) at up to 10 Gbps 2844937214SPrabhakar Kushwaha - Decompression/compression acceleration (DCE) at up to 20 Gbps 2944937214SPrabhakar Kushwaha - Accelerated I/O processing (AIOP) at up to 20 Gbps 3044937214SPrabhakar Kushwaha - QDMA engine 3144937214SPrabhakar Kushwaha - 16 SerDes lanes at up to 10.3125 GHz 3244937214SPrabhakar Kushwaha - Ethernet interfaces 3344937214SPrabhakar Kushwaha - Up to eight 10 Gbps Ethernet MACs 3444937214SPrabhakar Kushwaha - Up to eight 1 / 2.5 Gbps Ethernet MACs 3544937214SPrabhakar Kushwaha - High-speed peripheral interfaces 3644937214SPrabhakar Kushwaha - Four PCIe 3.0 controllers, one supporting SR-IOV 3744937214SPrabhakar Kushwaha - Additional peripheral interfaces 3844937214SPrabhakar Kushwaha - Two serial ATA (SATA 3.0) controllers 3944937214SPrabhakar Kushwaha - Two high-speed USB 3.0 controllers with integrated PHY 4044937214SPrabhakar Kushwaha - Enhanced secure digital host controller (eSDXC/eMMC) 4144937214SPrabhakar Kushwaha - Serial peripheral interface (SPI) controller 4244937214SPrabhakar Kushwaha - Quad Serial Peripheral Interface (QSPI) Controller 4344937214SPrabhakar Kushwaha - Four I2C controllers 4444937214SPrabhakar Kushwaha - Two DUARTs 4544937214SPrabhakar Kushwaha - Integrated flash controller (IFC 2.0) supporting NAND and NOR flash 4644937214SPrabhakar Kushwaha - Support for hardware virtualization and partitioning enforcement 4744937214SPrabhakar Kushwaha - QorIQ platform's trust architecture 3.0 4844937214SPrabhakar Kushwaha - Service processor (SP) provides pre-boot initialization and secure-boot 4944937214SPrabhakar Kushwaha capabilities 5044937214SPrabhakar Kushwaha 5144937214SPrabhakar Kushwaha LS2080ARDB board Overview 5244937214SPrabhakar Kushwaha ----------------------- 5344937214SPrabhakar Kushwaha - SERDES Connections, 16 lanes supporting: 5444937214SPrabhakar Kushwaha - PCI Express - 3.0 5544937214SPrabhakar Kushwaha - SATA 3.0 5644937214SPrabhakar Kushwaha - XFI 5744937214SPrabhakar Kushwaha - DDR Controller 5844937214SPrabhakar Kushwaha - Two ports of 72-bits (8-bits ECC) DDR4. Each port supports four 5944937214SPrabhakar Kushwaha chip-selects and two DIMM connectors. Support is up to 2133MT/s. 6044937214SPrabhakar Kushwaha - One port of 40-bits (8-bits ECC) DDR4 which supports four chip-selects 6144937214SPrabhakar Kushwaha and two DIMM connectors. Support is up to 1600MT/s. 6244937214SPrabhakar Kushwaha -IFC/Local Bus 6344937214SPrabhakar Kushwaha - IFC rev. 2.0 implementation supporting Little Endian connection scheme. 6444937214SPrabhakar Kushwaha - 128 MB NOR flash 16-bit data bus 6544937214SPrabhakar Kushwaha - One 2 GB NAND flash with ECC support 6644937214SPrabhakar Kushwaha - CPLD connection 6744937214SPrabhakar Kushwaha - USB 3.0 6844937214SPrabhakar Kushwaha - Two high speed USB 3.0 ports 6944937214SPrabhakar Kushwaha - First USB 3.0 port configured as Host with Type-A connector 7044937214SPrabhakar Kushwaha - Second USB 3.0 port configured as OTG with micro-AB connector 7144937214SPrabhakar Kushwaha - SDHC adapter 7244937214SPrabhakar Kushwaha - SD Card Rev 2.0 and Rev 3.0 7344937214SPrabhakar Kushwaha - DSPI 7444937214SPrabhakar Kushwaha - 128 MB high-speed flash Memory for boot code and storage (up to 108MHz) 7544937214SPrabhakar Kushwaha - 4 I2C controllers 7644937214SPrabhakar Kushwaha - Two SATA onboard connectors 7744937214SPrabhakar Kushwaha - UART 7844937214SPrabhakar Kushwaha - ARM JTAG support 7944937214SPrabhakar Kushwaha 8044937214SPrabhakar KushwahaMemory map from core's view 8144937214SPrabhakar Kushwaha---------------------------- 8244937214SPrabhakar Kushwaha0x00_0000_0000 .. 0x00_000F_FFFF Boot Rom 8344937214SPrabhakar Kushwaha0x00_0100_0000 .. 0x00_0FFF_FFFF CCSR 8444937214SPrabhakar Kushwaha0x00_1800_0000 .. 0x00_181F_FFFF OCRAM 8544937214SPrabhakar Kushwaha0x00_3000_0000 .. 0x00_3FFF_FFFF IFC region #1 8644937214SPrabhakar Kushwaha0x00_8000_0000 .. 0x00_FFFF_FFFF DDR region #1 8744937214SPrabhakar Kushwaha0x05_1000_0000 .. 0x05_FFFF_FFFF IFC region #2 8844937214SPrabhakar Kushwaha0x80_8000_0000 .. 0xFF_FFFF_FFFF DDR region #2 8944937214SPrabhakar Kushwaha 90*a187559eSBin MengOther addresses are either reserved, or not used directly by U-Boot. 9144937214SPrabhakar KushwahaThis list should be updated when more addresses are used. 9244937214SPrabhakar Kushwaha 9344937214SPrabhakar KushwahaIFC region map from core's view 9444937214SPrabhakar Kushwaha------------------------------- 9544937214SPrabhakar KushwahaDuring boot i.e. IFC Region #1:- 9644937214SPrabhakar Kushwaha 0x30000000 - 0x37ffffff : 128MB : NOR flash 9744937214SPrabhakar Kushwaha 0x3C000000 - 0x40000000 : 64MB : CPLD 9844937214SPrabhakar Kushwaha 9944937214SPrabhakar KushwahaAfter relocate to DDR i.e. IFC Region #2:- 10044937214SPrabhakar Kushwaha 0x5_1000_0000..0x5_1fff_ffff Memory Hole 10144937214SPrabhakar Kushwaha 0x5_2000_0000..0x5_3fff_ffff IFC CSx (CPLD, NAND and others 512MB) 10244937214SPrabhakar Kushwaha 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB 10344937214SPrabhakar Kushwaha 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet) 10444937214SPrabhakar Kushwaha 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet) 10544937214SPrabhakar Kushwaha 10644937214SPrabhakar KushwahaBooting Options 10744937214SPrabhakar Kushwaha--------------- 10844937214SPrabhakar Kushwahaa) NOR boot 10944937214SPrabhakar Kushwahab) NAND boot 11044937214SPrabhakar Kushwaha 11144937214SPrabhakar KushwahaBooting Linux flavors which do not support 48-bit VA (< Linux 3.18) 11244937214SPrabhakar Kushwaha------------------------------------------------------------------- 11344937214SPrabhakar KushwahaOne needs to use appropriate bootargs to boot Linux flavors which do 11444937214SPrabhakar Kushwahanot support 48-bit VA (for e.g. < Linux 3.18) by appending mem=2048M, as shown 11544937214SPrabhakar Kushwahabelow: 11644937214SPrabhakar Kushwaha 11744937214SPrabhakar Kushwaha=> setenv bootargs 'console=ttyS1,115200 root=/dev/ram 11844937214SPrabhakar Kushwaha earlycon=uart8250,mmio,0x21c0600,115200 default_hugepagesz=2m hugepagesz=2m 11944937214SPrabhakar Kushwaha hugepages=16 mem=2048M' 12044937214SPrabhakar Kushwaha 121