1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
202b5d2edSShaohui Xie /*
302b5d2edSShaohui Xie  * Copyright 2015 Freescale Semiconductor, Inc.
402b5d2edSShaohui Xie  */
502b5d2edSShaohui Xie 
602b5d2edSShaohui Xie #include <common.h>
702b5d2edSShaohui Xie #include <asm/io.h>
802b5d2edSShaohui Xie #include <netdev.h>
973223f0eSSimon Glass #include <fdt_support.h>
1002b5d2edSShaohui Xie #include <fm_eth.h>
1102b5d2edSShaohui Xie #include <fsl_mdio.h>
1202b5d2edSShaohui Xie #include <fsl_dtsec.h>
13b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
1402b5d2edSShaohui Xie #include <malloc.h>
1502b5d2edSShaohui Xie #include <asm/arch/fsl_serdes.h>
1602b5d2edSShaohui Xie 
1702b5d2edSShaohui Xie #include "../common/qixis.h"
1802b5d2edSShaohui Xie #include "../common/fman.h"
1902b5d2edSShaohui Xie #include "ls1043aqds_qixis.h"
2002b5d2edSShaohui Xie 
2102b5d2edSShaohui Xie #define EMI_NONE	0xFF
2202b5d2edSShaohui Xie #define EMI1_RGMII1	0
2302b5d2edSShaohui Xie #define EMI1_RGMII2	1
2402b5d2edSShaohui Xie #define EMI1_SLOT1	2
2502b5d2edSShaohui Xie #define EMI1_SLOT2	3
2602b5d2edSShaohui Xie #define EMI1_SLOT3	4
2702b5d2edSShaohui Xie #define EMI1_SLOT4	5
2802b5d2edSShaohui Xie #define EMI2		6
2902b5d2edSShaohui Xie 
3002b5d2edSShaohui Xie static int mdio_mux[NUM_FM_PORTS];
3102b5d2edSShaohui Xie 
3202b5d2edSShaohui Xie static const char * const mdio_names[] = {
3302b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_RGMII1",
3402b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_RGMII2",
3502b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_SLOT1",
3602b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_SLOT2",
3702b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_SLOT3",
3802b5d2edSShaohui Xie 	"LS1043AQDS_MDIO_SLOT4",
3902b5d2edSShaohui Xie 	"NULL",
4002b5d2edSShaohui Xie };
4102b5d2edSShaohui Xie 
4202b5d2edSShaohui Xie /* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
4302b5d2edSShaohui Xie static u8 lane_to_slot[] = {1, 2, 3, 4};
4402b5d2edSShaohui Xie 
ls1043aqds_mdio_name_for_muxval(u8 muxval)4502b5d2edSShaohui Xie static const char *ls1043aqds_mdio_name_for_muxval(u8 muxval)
4602b5d2edSShaohui Xie {
4702b5d2edSShaohui Xie 	return mdio_names[muxval];
4802b5d2edSShaohui Xie }
4902b5d2edSShaohui Xie 
mii_dev_for_muxval(u8 muxval)5002b5d2edSShaohui Xie struct mii_dev *mii_dev_for_muxval(u8 muxval)
5102b5d2edSShaohui Xie {
5202b5d2edSShaohui Xie 	struct mii_dev *bus;
5302b5d2edSShaohui Xie 	const char *name;
5402b5d2edSShaohui Xie 
5502b5d2edSShaohui Xie 	if (muxval > EMI2)
5602b5d2edSShaohui Xie 		return NULL;
5702b5d2edSShaohui Xie 
5802b5d2edSShaohui Xie 	name = ls1043aqds_mdio_name_for_muxval(muxval);
5902b5d2edSShaohui Xie 
6002b5d2edSShaohui Xie 	if (!name) {
6102b5d2edSShaohui Xie 		printf("No bus for muxval %x\n", muxval);
6202b5d2edSShaohui Xie 		return NULL;
6302b5d2edSShaohui Xie 	}
6402b5d2edSShaohui Xie 
6502b5d2edSShaohui Xie 	bus = miiphy_get_dev_by_name(name);
6602b5d2edSShaohui Xie 
6702b5d2edSShaohui Xie 	if (!bus) {
6802b5d2edSShaohui Xie 		printf("No bus by name %s\n", name);
6902b5d2edSShaohui Xie 		return NULL;
7002b5d2edSShaohui Xie 	}
7102b5d2edSShaohui Xie 
7202b5d2edSShaohui Xie 	return bus;
7302b5d2edSShaohui Xie }
7402b5d2edSShaohui Xie 
7502b5d2edSShaohui Xie struct ls1043aqds_mdio {
7602b5d2edSShaohui Xie 	u8 muxval;
7702b5d2edSShaohui Xie 	struct mii_dev *realbus;
7802b5d2edSShaohui Xie };
7902b5d2edSShaohui Xie 
ls1043aqds_mux_mdio(u8 muxval)8002b5d2edSShaohui Xie static void ls1043aqds_mux_mdio(u8 muxval)
8102b5d2edSShaohui Xie {
8202b5d2edSShaohui Xie 	u8 brdcfg4;
8302b5d2edSShaohui Xie 
8402b5d2edSShaohui Xie 	if (muxval < 7) {
8502b5d2edSShaohui Xie 		brdcfg4 = QIXIS_READ(brdcfg[4]);
8602b5d2edSShaohui Xie 		brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
8702b5d2edSShaohui Xie 		brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
8802b5d2edSShaohui Xie 		QIXIS_WRITE(brdcfg[4], brdcfg4);
8902b5d2edSShaohui Xie 	}
9002b5d2edSShaohui Xie }
9102b5d2edSShaohui Xie 
ls1043aqds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)9202b5d2edSShaohui Xie static int ls1043aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
9302b5d2edSShaohui Xie 			      int regnum)
9402b5d2edSShaohui Xie {
9502b5d2edSShaohui Xie 	struct ls1043aqds_mdio *priv = bus->priv;
9602b5d2edSShaohui Xie 
9702b5d2edSShaohui Xie 	ls1043aqds_mux_mdio(priv->muxval);
9802b5d2edSShaohui Xie 
9902b5d2edSShaohui Xie 	return priv->realbus->read(priv->realbus, addr, devad, regnum);
10002b5d2edSShaohui Xie }
10102b5d2edSShaohui Xie 
ls1043aqds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)10202b5d2edSShaohui Xie static int ls1043aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
10302b5d2edSShaohui Xie 			       int regnum, u16 value)
10402b5d2edSShaohui Xie {
10502b5d2edSShaohui Xie 	struct ls1043aqds_mdio *priv = bus->priv;
10602b5d2edSShaohui Xie 
10702b5d2edSShaohui Xie 	ls1043aqds_mux_mdio(priv->muxval);
10802b5d2edSShaohui Xie 
10902b5d2edSShaohui Xie 	return priv->realbus->write(priv->realbus, addr, devad,
11002b5d2edSShaohui Xie 				    regnum, value);
11102b5d2edSShaohui Xie }
11202b5d2edSShaohui Xie 
ls1043aqds_mdio_reset(struct mii_dev * bus)11302b5d2edSShaohui Xie static int ls1043aqds_mdio_reset(struct mii_dev *bus)
11402b5d2edSShaohui Xie {
11502b5d2edSShaohui Xie 	struct ls1043aqds_mdio *priv = bus->priv;
11602b5d2edSShaohui Xie 
11702b5d2edSShaohui Xie 	return priv->realbus->reset(priv->realbus);
11802b5d2edSShaohui Xie }
11902b5d2edSShaohui Xie 
ls1043aqds_mdio_init(char * realbusname,u8 muxval)12002b5d2edSShaohui Xie static int ls1043aqds_mdio_init(char *realbusname, u8 muxval)
12102b5d2edSShaohui Xie {
12202b5d2edSShaohui Xie 	struct ls1043aqds_mdio *pmdio;
12302b5d2edSShaohui Xie 	struct mii_dev *bus = mdio_alloc();
12402b5d2edSShaohui Xie 
12502b5d2edSShaohui Xie 	if (!bus) {
12602b5d2edSShaohui Xie 		printf("Failed to allocate ls1043aqds MDIO bus\n");
12702b5d2edSShaohui Xie 		return -1;
12802b5d2edSShaohui Xie 	}
12902b5d2edSShaohui Xie 
13002b5d2edSShaohui Xie 	pmdio = malloc(sizeof(*pmdio));
13102b5d2edSShaohui Xie 	if (!pmdio) {
13202b5d2edSShaohui Xie 		printf("Failed to allocate ls1043aqds private data\n");
13302b5d2edSShaohui Xie 		free(bus);
13402b5d2edSShaohui Xie 		return -1;
13502b5d2edSShaohui Xie 	}
13602b5d2edSShaohui Xie 
13702b5d2edSShaohui Xie 	bus->read = ls1043aqds_mdio_read;
13802b5d2edSShaohui Xie 	bus->write = ls1043aqds_mdio_write;
13902b5d2edSShaohui Xie 	bus->reset = ls1043aqds_mdio_reset;
140192bc694SBen Whitten 	strcpy(bus->name, ls1043aqds_mdio_name_for_muxval(muxval));
14102b5d2edSShaohui Xie 
14202b5d2edSShaohui Xie 	pmdio->realbus = miiphy_get_dev_by_name(realbusname);
14302b5d2edSShaohui Xie 
14402b5d2edSShaohui Xie 	if (!pmdio->realbus) {
14502b5d2edSShaohui Xie 		printf("No bus with name %s\n", realbusname);
14602b5d2edSShaohui Xie 		free(bus);
14702b5d2edSShaohui Xie 		free(pmdio);
14802b5d2edSShaohui Xie 		return -1;
14902b5d2edSShaohui Xie 	}
15002b5d2edSShaohui Xie 
15102b5d2edSShaohui Xie 	pmdio->muxval = muxval;
15202b5d2edSShaohui Xie 	bus->priv = pmdio;
15302b5d2edSShaohui Xie 	return mdio_register(bus);
15402b5d2edSShaohui Xie }
15502b5d2edSShaohui Xie 
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)15602b5d2edSShaohui Xie void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
15702b5d2edSShaohui Xie 			      enum fm_port port, int offset)
15802b5d2edSShaohui Xie {
15902b5d2edSShaohui Xie 	struct fixed_link f_link;
16002b5d2edSShaohui Xie 
16102b5d2edSShaohui Xie 	if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
16202b5d2edSShaohui Xie 		if (port == FM1_DTSEC9) {
16302b5d2edSShaohui Xie 			fdt_set_phy_handle(fdt, compat, addr,
16402b5d2edSShaohui Xie 					   "sgmii_riser_s1_p1");
16502b5d2edSShaohui Xie 		} else if (port == FM1_DTSEC2) {
16602b5d2edSShaohui Xie 			fdt_set_phy_handle(fdt, compat, addr,
16702b5d2edSShaohui Xie 					   "sgmii_riser_s2_p1");
16802b5d2edSShaohui Xie 		} else if (port == FM1_DTSEC5) {
16902b5d2edSShaohui Xie 			fdt_set_phy_handle(fdt, compat, addr,
17002b5d2edSShaohui Xie 					   "sgmii_riser_s3_p1");
17102b5d2edSShaohui Xie 		} else if (port == FM1_DTSEC6) {
17202b5d2edSShaohui Xie 			fdt_set_phy_handle(fdt, compat, addr,
17302b5d2edSShaohui Xie 					   "sgmii_riser_s4_p1");
17402b5d2edSShaohui Xie 		}
17502b5d2edSShaohui Xie 	} else if (fm_info_get_enet_if(port) ==
17602b5d2edSShaohui Xie 		   PHY_INTERFACE_MODE_SGMII_2500) {
17702b5d2edSShaohui Xie 		/* 2.5G SGMII interface */
178ce96ba4bSShaohui Xie 		f_link.phy_id = cpu_to_fdt32(port);
179ce96ba4bSShaohui Xie 		f_link.duplex = cpu_to_fdt32(1);
180ce96ba4bSShaohui Xie 		f_link.link_speed = cpu_to_fdt32(1000);
18102b5d2edSShaohui Xie 		f_link.pause = 0;
18202b5d2edSShaohui Xie 		f_link.asym_pause = 0;
18302b5d2edSShaohui Xie 		/* no PHY for 2.5G SGMII */
18402b5d2edSShaohui Xie 		fdt_delprop(fdt, offset, "phy-handle");
18502b5d2edSShaohui Xie 		fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
18602b5d2edSShaohui Xie 		fdt_setprop_string(fdt, offset, "phy-connection-type",
18702b5d2edSShaohui Xie 				   "sgmii-2500");
18802b5d2edSShaohui Xie 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
18902b5d2edSShaohui Xie 		switch (mdio_mux[port]) {
19002b5d2edSShaohui Xie 		case EMI1_SLOT1:
19102b5d2edSShaohui Xie 			switch (port) {
19202b5d2edSShaohui Xie 			case FM1_DTSEC1:
19302b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
19402b5d2edSShaohui Xie 						   "qsgmii_s1_p1");
19502b5d2edSShaohui Xie 				break;
19602b5d2edSShaohui Xie 			case FM1_DTSEC2:
19702b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
19802b5d2edSShaohui Xie 						   "qsgmii_s1_p2");
19902b5d2edSShaohui Xie 				break;
20002b5d2edSShaohui Xie 			case FM1_DTSEC5:
20102b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
20202b5d2edSShaohui Xie 						   "qsgmii_s1_p3");
20302b5d2edSShaohui Xie 				break;
20402b5d2edSShaohui Xie 			case FM1_DTSEC6:
20502b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
20602b5d2edSShaohui Xie 						   "qsgmii_s1_p4");
20702b5d2edSShaohui Xie 				break;
20802b5d2edSShaohui Xie 			default:
20902b5d2edSShaohui Xie 				break;
21002b5d2edSShaohui Xie 			}
21102b5d2edSShaohui Xie 			break;
21202b5d2edSShaohui Xie 		case EMI1_SLOT2:
21302b5d2edSShaohui Xie 			switch (port) {
21402b5d2edSShaohui Xie 			case FM1_DTSEC1:
21502b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
21602b5d2edSShaohui Xie 						   "qsgmii_s2_p1");
21702b5d2edSShaohui Xie 				break;
21802b5d2edSShaohui Xie 			case FM1_DTSEC2:
21902b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
22002b5d2edSShaohui Xie 						   "qsgmii_s2_p2");
22102b5d2edSShaohui Xie 				break;
22202b5d2edSShaohui Xie 			case FM1_DTSEC5:
22302b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
22402b5d2edSShaohui Xie 						   "qsgmii_s2_p3");
22502b5d2edSShaohui Xie 				break;
22602b5d2edSShaohui Xie 			case FM1_DTSEC6:
22702b5d2edSShaohui Xie 				fdt_set_phy_handle(fdt, compat, addr,
22802b5d2edSShaohui Xie 						   "qsgmii_s2_p4");
22902b5d2edSShaohui Xie 				break;
23002b5d2edSShaohui Xie 			default:
23102b5d2edSShaohui Xie 				break;
23202b5d2edSShaohui Xie 			}
23302b5d2edSShaohui Xie 			break;
23402b5d2edSShaohui Xie 		default:
23502b5d2edSShaohui Xie 			break;
23602b5d2edSShaohui Xie 		}
23702b5d2edSShaohui Xie 		fdt_delprop(fdt, offset, "phy-connection-type");
23802b5d2edSShaohui Xie 		fdt_setprop_string(fdt, offset, "phy-connection-type",
23902b5d2edSShaohui Xie 				   "qsgmii");
24002b5d2edSShaohui Xie 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
24102b5d2edSShaohui Xie 		   port == FM1_10GEC1) {
24202b5d2edSShaohui Xie 		/* XFI interface */
243ce96ba4bSShaohui Xie 		f_link.phy_id = cpu_to_fdt32(port);
244ce96ba4bSShaohui Xie 		f_link.duplex = cpu_to_fdt32(1);
245ce96ba4bSShaohui Xie 		f_link.link_speed = cpu_to_fdt32(10000);
24602b5d2edSShaohui Xie 		f_link.pause = 0;
24702b5d2edSShaohui Xie 		f_link.asym_pause = 0;
24802b5d2edSShaohui Xie 		/* no PHY for XFI */
24902b5d2edSShaohui Xie 		fdt_delprop(fdt, offset, "phy-handle");
25002b5d2edSShaohui Xie 		fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
25102b5d2edSShaohui Xie 		fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
25202b5d2edSShaohui Xie 	}
25302b5d2edSShaohui Xie }
25402b5d2edSShaohui Xie 
fdt_fixup_board_enet(void * fdt)25502b5d2edSShaohui Xie void fdt_fixup_board_enet(void *fdt)
25602b5d2edSShaohui Xie {
25702b5d2edSShaohui Xie 	int i;
25802b5d2edSShaohui Xie 	struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
25902b5d2edSShaohui Xie 	u32 srds_s1;
26002b5d2edSShaohui Xie 
26102b5d2edSShaohui Xie 	srds_s1 = in_be32(&gur->rcwsr[4]) &
26202b5d2edSShaohui Xie 			FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
26302b5d2edSShaohui Xie 	srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
26402b5d2edSShaohui Xie 
26502b5d2edSShaohui Xie 	for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
26602b5d2edSShaohui Xie 		switch (fm_info_get_enet_if(i)) {
26702b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_SGMII:
26802b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_QSGMII:
26902b5d2edSShaohui Xie 			switch (mdio_mux[i]) {
27002b5d2edSShaohui Xie 			case EMI1_SLOT1:
27102b5d2edSShaohui Xie 				fdt_status_okay_by_alias(fdt, "emi1_slot1");
27202b5d2edSShaohui Xie 				break;
27302b5d2edSShaohui Xie 			case EMI1_SLOT2:
27402b5d2edSShaohui Xie 				fdt_status_okay_by_alias(fdt, "emi1_slot2");
27502b5d2edSShaohui Xie 				break;
27602b5d2edSShaohui Xie 			case EMI1_SLOT3:
27702b5d2edSShaohui Xie 				fdt_status_okay_by_alias(fdt, "emi1_slot3");
27802b5d2edSShaohui Xie 				break;
27902b5d2edSShaohui Xie 			case EMI1_SLOT4:
28002b5d2edSShaohui Xie 				fdt_status_okay_by_alias(fdt, "emi1_slot4");
28102b5d2edSShaohui Xie 				break;
28202b5d2edSShaohui Xie 			default:
28302b5d2edSShaohui Xie 				break;
28402b5d2edSShaohui Xie 			}
28502b5d2edSShaohui Xie 			break;
28602b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_XGMII:
28702b5d2edSShaohui Xie 			break;
28802b5d2edSShaohui Xie 		default:
28902b5d2edSShaohui Xie 			break;
29002b5d2edSShaohui Xie 		}
29102b5d2edSShaohui Xie 	}
29202b5d2edSShaohui Xie }
29302b5d2edSShaohui Xie 
board_eth_init(bd_t * bis)29402b5d2edSShaohui Xie int board_eth_init(bd_t *bis)
29502b5d2edSShaohui Xie {
29602b5d2edSShaohui Xie #ifdef CONFIG_FMAN_ENET
29702b5d2edSShaohui Xie 	int i, idx, lane, slot, interface;
29802b5d2edSShaohui Xie 	struct memac_mdio_info dtsec_mdio_info;
29902b5d2edSShaohui Xie 	struct memac_mdio_info tgec_mdio_info;
30002b5d2edSShaohui Xie 	struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
30102b5d2edSShaohui Xie 	u32 srds_s1;
30202b5d2edSShaohui Xie 
30302b5d2edSShaohui Xie 	srds_s1 = in_be32(&gur->rcwsr[4]) &
30402b5d2edSShaohui Xie 			FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
30502b5d2edSShaohui Xie 	srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
30602b5d2edSShaohui Xie 
30702b5d2edSShaohui Xie 	/* Initialize the mdio_mux array so we can recognize empty elements */
30802b5d2edSShaohui Xie 	for (i = 0; i < NUM_FM_PORTS; i++)
30902b5d2edSShaohui Xie 		mdio_mux[i] = EMI_NONE;
31002b5d2edSShaohui Xie 
31102b5d2edSShaohui Xie 	dtsec_mdio_info.regs =
31202b5d2edSShaohui Xie 		(struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
31302b5d2edSShaohui Xie 
31402b5d2edSShaohui Xie 	dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
31502b5d2edSShaohui Xie 
31602b5d2edSShaohui Xie 	/* Register the 1G MDIO bus */
31702b5d2edSShaohui Xie 	fm_memac_mdio_init(bis, &dtsec_mdio_info);
31802b5d2edSShaohui Xie 
31902b5d2edSShaohui Xie 	tgec_mdio_info.regs =
32002b5d2edSShaohui Xie 		(struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
32102b5d2edSShaohui Xie 	tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
32202b5d2edSShaohui Xie 
32302b5d2edSShaohui Xie 	/* Register the 10G MDIO bus */
32402b5d2edSShaohui Xie 	fm_memac_mdio_init(bis, &tgec_mdio_info);
32502b5d2edSShaohui Xie 
32602b5d2edSShaohui Xie 	/* Register the muxing front-ends to the MDIO buses */
32702b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
32802b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
32902b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
33002b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
33102b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
33202b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
33302b5d2edSShaohui Xie 	ls1043aqds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
33402b5d2edSShaohui Xie 
33502b5d2edSShaohui Xie 	/* Set the two on-board RGMII PHY address */
33602b5d2edSShaohui Xie 	fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
33702b5d2edSShaohui Xie 	fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
33802b5d2edSShaohui Xie 
33902b5d2edSShaohui Xie 	switch (srds_s1) {
34002b5d2edSShaohui Xie 	case 0x2555:
34102b5d2edSShaohui Xie 		/* 2.5G SGMII on lane A, MAC 9 */
34202b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9, 9);
34302b5d2edSShaohui Xie 		break;
34402b5d2edSShaohui Xie 	case 0x4555:
34502b5d2edSShaohui Xie 	case 0x4558:
34602b5d2edSShaohui Xie 		/* QSGMII on lane A, MAC 1/2/5/6 */
34702b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC1,
34802b5d2edSShaohui Xie 					QSGMII_CARD_PORT1_PHY_ADDR_S1);
34902b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2,
35002b5d2edSShaohui Xie 					QSGMII_CARD_PORT2_PHY_ADDR_S1);
35102b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC5,
35202b5d2edSShaohui Xie 					QSGMII_CARD_PORT3_PHY_ADDR_S1);
35302b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC6,
35402b5d2edSShaohui Xie 					QSGMII_CARD_PORT4_PHY_ADDR_S1);
35502b5d2edSShaohui Xie 		break;
35602b5d2edSShaohui Xie 	case 0x1355:
35702b5d2edSShaohui Xie 		/* SGMII on lane B, MAC 2*/
35802b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
35902b5d2edSShaohui Xie 		break;
36002b5d2edSShaohui Xie 	case 0x2355:
36102b5d2edSShaohui Xie 		/* 2.5G SGMII on lane A, MAC 9 */
36202b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9, 9);
36302b5d2edSShaohui Xie 		/* SGMII on lane B, MAC 2*/
36402b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
36502b5d2edSShaohui Xie 		break;
36602b5d2edSShaohui Xie 	case 0x3335:
36702b5d2edSShaohui Xie 		/* SGMII on lane C, MAC 5 */
36802b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT1_PHY_ADDR);
36902b5d2edSShaohui Xie 	case 0x3355:
37002b5d2edSShaohui Xie 	case 0x3358:
37102b5d2edSShaohui Xie 		/* SGMII on lane B, MAC 2 */
37202b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
37302b5d2edSShaohui Xie 	case 0x3555:
37402b5d2edSShaohui Xie 	case 0x3558:
37502b5d2edSShaohui Xie 		/* SGMII on lane A, MAC 9 */
37602b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
37702b5d2edSShaohui Xie 		break;
37802b5d2edSShaohui Xie 	case 0x1455:
37902b5d2edSShaohui Xie 		/* QSGMII on lane B, MAC 1/2/5/6 */
38002b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC1,
38102b5d2edSShaohui Xie 					QSGMII_CARD_PORT1_PHY_ADDR_S2);
38202b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2,
38302b5d2edSShaohui Xie 					QSGMII_CARD_PORT2_PHY_ADDR_S2);
38402b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC5,
38502b5d2edSShaohui Xie 					QSGMII_CARD_PORT3_PHY_ADDR_S2);
38602b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC6,
38702b5d2edSShaohui Xie 					QSGMII_CARD_PORT4_PHY_ADDR_S2);
38802b5d2edSShaohui Xie 		break;
38902b5d2edSShaohui Xie 	case 0x2455:
39002b5d2edSShaohui Xie 		/* 2.5G SGMII on lane A, MAC 9 */
39102b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9, 9);
39202b5d2edSShaohui Xie 		/* QSGMII on lane B, MAC 1/2/5/6 */
39302b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC1,
39402b5d2edSShaohui Xie 					QSGMII_CARD_PORT1_PHY_ADDR_S2);
39502b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2,
39602b5d2edSShaohui Xie 					QSGMII_CARD_PORT2_PHY_ADDR_S2);
39702b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC5,
39802b5d2edSShaohui Xie 					QSGMII_CARD_PORT3_PHY_ADDR_S2);
39902b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC6,
40002b5d2edSShaohui Xie 					QSGMII_CARD_PORT4_PHY_ADDR_S2);
40102b5d2edSShaohui Xie 		break;
40202b5d2edSShaohui Xie 	case 0x2255:
40302b5d2edSShaohui Xie 		/* 2.5G SGMII on lane A, MAC 9 */
40402b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9, 9);
40502b5d2edSShaohui Xie 		/* 2.5G SGMII on lane B, MAC 2 */
40602b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2, 2);
40702b5d2edSShaohui Xie 		break;
40802b5d2edSShaohui Xie 	case 0x3333:
40902b5d2edSShaohui Xie 		/* SGMII on lane A/B/C/D, MAC 9/2/5/6 */
41002b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC9,
41102b5d2edSShaohui Xie 					SGMII_CARD_PORT1_PHY_ADDR);
41202b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC2,
41302b5d2edSShaohui Xie 					SGMII_CARD_PORT1_PHY_ADDR);
41402b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC5,
41502b5d2edSShaohui Xie 					SGMII_CARD_PORT1_PHY_ADDR);
41602b5d2edSShaohui Xie 		fm_info_set_phy_address(FM1_DTSEC6,
41702b5d2edSShaohui Xie 					SGMII_CARD_PORT1_PHY_ADDR);
41802b5d2edSShaohui Xie 		break;
41902b5d2edSShaohui Xie 	default:
42002b5d2edSShaohui Xie 		printf("Invalid SerDes protocol 0x%x for LS1043AQDS\n",
42102b5d2edSShaohui Xie 		       srds_s1);
42202b5d2edSShaohui Xie 		break;
42302b5d2edSShaohui Xie 	}
42402b5d2edSShaohui Xie 
42502b5d2edSShaohui Xie 	for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
42602b5d2edSShaohui Xie 		idx = i - FM1_DTSEC1;
42702b5d2edSShaohui Xie 		interface = fm_info_get_enet_if(i);
42802b5d2edSShaohui Xie 		switch (interface) {
42902b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_SGMII:
43002b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_SGMII_2500:
43102b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_QSGMII:
43202b5d2edSShaohui Xie 			if (interface == PHY_INTERFACE_MODE_SGMII) {
43302b5d2edSShaohui Xie 				lane = serdes_get_first_lane(FSL_SRDS_1,
43402b5d2edSShaohui Xie 						SGMII_FM1_DTSEC1 + idx);
43502b5d2edSShaohui Xie 			} else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
43602b5d2edSShaohui Xie 				lane = serdes_get_first_lane(FSL_SRDS_1,
43702b5d2edSShaohui Xie 						SGMII_2500_FM1_DTSEC1 + idx);
43802b5d2edSShaohui Xie 			} else {
43902b5d2edSShaohui Xie 				lane = serdes_get_first_lane(FSL_SRDS_1,
44002b5d2edSShaohui Xie 						QSGMII_FM1_A);
44102b5d2edSShaohui Xie 			}
44202b5d2edSShaohui Xie 
44302b5d2edSShaohui Xie 			if (lane < 0)
44402b5d2edSShaohui Xie 				break;
44502b5d2edSShaohui Xie 
44602b5d2edSShaohui Xie 			slot = lane_to_slot[lane];
44702b5d2edSShaohui Xie 			debug("FM1@DTSEC%u expects SGMII in slot %u\n",
44802b5d2edSShaohui Xie 			      idx + 1, slot);
44902b5d2edSShaohui Xie 			if (QIXIS_READ(present2) & (1 << (slot - 1)))
45002b5d2edSShaohui Xie 				fm_disable_port(i);
45102b5d2edSShaohui Xie 
45202b5d2edSShaohui Xie 			switch (slot) {
45302b5d2edSShaohui Xie 			case 1:
45402b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_SLOT1;
45502b5d2edSShaohui Xie 				fm_info_set_mdio(i, mii_dev_for_muxval(
45602b5d2edSShaohui Xie 						 mdio_mux[i]));
45702b5d2edSShaohui Xie 				break;
45802b5d2edSShaohui Xie 			case 2:
45902b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_SLOT2;
46002b5d2edSShaohui Xie 				fm_info_set_mdio(i, mii_dev_for_muxval(
46102b5d2edSShaohui Xie 						 mdio_mux[i]));
46202b5d2edSShaohui Xie 				break;
46302b5d2edSShaohui Xie 			case 3:
46402b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_SLOT3;
46502b5d2edSShaohui Xie 				fm_info_set_mdio(i, mii_dev_for_muxval(
46602b5d2edSShaohui Xie 						 mdio_mux[i]));
46702b5d2edSShaohui Xie 				break;
46802b5d2edSShaohui Xie 			case 4:
46902b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_SLOT4;
47002b5d2edSShaohui Xie 				fm_info_set_mdio(i, mii_dev_for_muxval(
47102b5d2edSShaohui Xie 						 mdio_mux[i]));
47202b5d2edSShaohui Xie 				break;
47302b5d2edSShaohui Xie 			default:
47402b5d2edSShaohui Xie 				break;
47502b5d2edSShaohui Xie 			}
47602b5d2edSShaohui Xie 			break;
47702b5d2edSShaohui Xie 		case PHY_INTERFACE_MODE_RGMII:
47810710b4eSMadalin Bucur 		case PHY_INTERFACE_MODE_RGMII_TXID:
47902b5d2edSShaohui Xie 			if (i == FM1_DTSEC3)
48002b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_RGMII1;
48102b5d2edSShaohui Xie 			else if (i == FM1_DTSEC4)
48202b5d2edSShaohui Xie 				mdio_mux[i] = EMI1_RGMII2;
48302b5d2edSShaohui Xie 			fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
48402b5d2edSShaohui Xie 			break;
48502b5d2edSShaohui Xie 		default:
48602b5d2edSShaohui Xie 			break;
48702b5d2edSShaohui Xie 		}
48802b5d2edSShaohui Xie 	}
48902b5d2edSShaohui Xie 
49002b5d2edSShaohui Xie 	cpu_eth_init(bis);
49102b5d2edSShaohui Xie #endif /* CONFIG_FMAN_ENET */
49202b5d2edSShaohui Xie 
49302b5d2edSShaohui Xie 	return pci_eth_init(bis);
49402b5d2edSShaohui Xie }
495