1b5b06fb7SYork Sun /*
2b5b06fb7SYork Sun  * Copyright 2012 Freescale Semiconductor, Inc.
3b5b06fb7SYork Sun  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5b5b06fb7SYork Sun  */
6b5b06fb7SYork Sun 
7b5b06fb7SYork Sun #ifndef __B4860QDS_QIXIS_H__
8b5b06fb7SYork Sun #define __B4860QDS_QIXIS_H__
9b5b06fb7SYork Sun 
10b5b06fb7SYork Sun /* Definitions of QIXIS Registers for B4860QDS */
11b5b06fb7SYork Sun 
12b5b06fb7SYork Sun /* BRDCFG4[4:7]] select EC1 and EC2 as a pair */
13b5b06fb7SYork Sun #define BRDCFG4_EMISEL_MASK		0xE0
14b5b06fb7SYork Sun #define BRDCFG4_EMISEL_SHIFT		5
15b5b06fb7SYork Sun 
16b5b06fb7SYork Sun /* CLK */
17b5b06fb7SYork Sun #define QIXIS_CLK_66		0x0
18b5b06fb7SYork Sun #define QIXIS_CLK_100		0x1
19b5b06fb7SYork Sun #define QIXIS_CLK_125		0x2
20b5b06fb7SYork Sun #define QIXIS_CLK_133		0x3
21b5b06fb7SYork Sun 
22b5b06fb7SYork Sun #define QIXIS_SRDS1CLK_122		0x5a
23b5b06fb7SYork Sun #define QIXIS_SRDS1CLK_125		0x5e
24*ffee1ddeSZhao Qiang 
25*ffee1ddeSZhao Qiang /* SGMII */
26*ffee1ddeSZhao Qiang #define PHY_BASE_ADDR		0x18
27*ffee1ddeSZhao Qiang #define PORT_NUM		0x04
28*ffee1ddeSZhao Qiang #define REGNUM			0x00
29b5b06fb7SYork Sun #endif
30