xref: /openbmc/u-boot/board/esd/meesc/meesc.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
233b1d3f4SDaniel Gorsulowski /*
333b1d3f4SDaniel Gorsulowski  * (C) Copyright 2007-2008
4c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
533b1d3f4SDaniel Gorsulowski  * Lead Tech Design <www.leadtechdesign.com>
633b1d3f4SDaniel Gorsulowski  *
783bf0057SDaniel Gorsulowski  * (C) Copyright 2009-2015
833b1d3f4SDaniel Gorsulowski  * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
933b1d3f4SDaniel Gorsulowski  * esd electronic system design gmbh <www.esd.eu>
1033b1d3f4SDaniel Gorsulowski  */
1133b1d3f4SDaniel Gorsulowski 
1233b1d3f4SDaniel Gorsulowski #include <common.h>
130cb77bfaSMatthias Fuchs #include <asm/io.h>
14ac45bb16SAndreas Bießmann #include <asm/gpio.h>
15c62db35dSSimon Glass #include <asm/mach-types.h>
165d982856SSimon Glass #include <asm/setup.h>
1733b1d3f4SDaniel Gorsulowski #include <asm/arch/at91sam9_smc.h>
1833b1d3f4SDaniel Gorsulowski #include <asm/arch/at91_common.h>
1933b1d3f4SDaniel Gorsulowski #include <asm/arch/at91_pmc.h>
2033b1d3f4SDaniel Gorsulowski #include <asm/arch/at91_rstc.h>
21d4562e09SDaniel Gorsulowski #include <asm/arch/at91_matrix.h>
22d4562e09SDaniel Gorsulowski #include <asm/arch/at91_pio.h>
2333b1d3f4SDaniel Gorsulowski #include <asm/arch/clk.h>
2433b1d3f4SDaniel Gorsulowski #include <netdev.h>
2533b1d3f4SDaniel Gorsulowski 
2633b1d3f4SDaniel Gorsulowski DECLARE_GLOBAL_DATA_PTR;
2733b1d3f4SDaniel Gorsulowski 
2833b1d3f4SDaniel Gorsulowski /*
2933b1d3f4SDaniel Gorsulowski  * Miscelaneous platform dependent initialisations
3033b1d3f4SDaniel Gorsulowski  */
3133b1d3f4SDaniel Gorsulowski 
3283bf0057SDaniel Gorsulowski #ifdef CONFIG_REVISION_TAG
3333b1d3f4SDaniel Gorsulowski static int hw_rev = -1;	/* hardware revision */
3433b1d3f4SDaniel Gorsulowski 
get_hw_rev(void)3533b1d3f4SDaniel Gorsulowski int get_hw_rev(void)
3633b1d3f4SDaniel Gorsulowski {
3733b1d3f4SDaniel Gorsulowski 	if (hw_rev >= 0)
3833b1d3f4SDaniel Gorsulowski 		return hw_rev;
3933b1d3f4SDaniel Gorsulowski 
40d4562e09SDaniel Gorsulowski 	hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
41d4562e09SDaniel Gorsulowski 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
42d4562e09SDaniel Gorsulowski 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
43d4562e09SDaniel Gorsulowski 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
4433b1d3f4SDaniel Gorsulowski 
4533b1d3f4SDaniel Gorsulowski 	if (hw_rev == 15)
4633b1d3f4SDaniel Gorsulowski 		hw_rev = 0;
4733b1d3f4SDaniel Gorsulowski 
4833b1d3f4SDaniel Gorsulowski 	return hw_rev;
4933b1d3f4SDaniel Gorsulowski }
5083bf0057SDaniel Gorsulowski #endif /* CONFIG_REVISION_TAG */
5133b1d3f4SDaniel Gorsulowski 
5233b1d3f4SDaniel Gorsulowski #ifdef CONFIG_CMD_NAND
meesc_nand_hw_init(void)5333b1d3f4SDaniel Gorsulowski static void meesc_nand_hw_init(void)
5433b1d3f4SDaniel Gorsulowski {
5533b1d3f4SDaniel Gorsulowski 	unsigned long csa;
560cb77bfaSMatthias Fuchs 	at91_smc_t	*smc	= (at91_smc_t *) ATMEL_BASE_SMC0;
570cb77bfaSMatthias Fuchs 	at91_matrix_t	*matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
5833b1d3f4SDaniel Gorsulowski 
5933b1d3f4SDaniel Gorsulowski 	/* Enable CS3 */
60d4562e09SDaniel Gorsulowski 	csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
61d4562e09SDaniel Gorsulowski 	writel(csa, &matrix->csa[0]);
6233b1d3f4SDaniel Gorsulowski 
6333b1d3f4SDaniel Gorsulowski 	/* Configure SMC CS3 for NAND/SmartMedia */
64dd80264dSDaniel Gorsulowski 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
65dd80264dSDaniel Gorsulowski 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(2),
66d4562e09SDaniel Gorsulowski 		&smc->cs[3].setup);
67d4562e09SDaniel Gorsulowski 
68d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
69d4562e09SDaniel Gorsulowski 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
70d4562e09SDaniel Gorsulowski 		&smc->cs[3].pulse);
71d4562e09SDaniel Gorsulowski 
72dd80264dSDaniel Gorsulowski 	writel(AT91_SMC_CYCLE_NWE(6) | AT91_SMC_CYCLE_NRD(6),
73d4562e09SDaniel Gorsulowski 		&smc->cs[3].cycle);
74d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
75d4562e09SDaniel Gorsulowski 		AT91_SMC_MODE_EXNW_DISABLE |
76d4562e09SDaniel Gorsulowski 		AT91_SMC_MODE_DBW_8 |
77dd80264dSDaniel Gorsulowski 		AT91_SMC_MODE_TDF_CYCLE(12),
78d4562e09SDaniel Gorsulowski 		&smc->cs[3].mode);
7933b1d3f4SDaniel Gorsulowski 
8033b1d3f4SDaniel Gorsulowski 	/* Configure RDY/BSY */
81ac45bb16SAndreas Bießmann 	gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
8233b1d3f4SDaniel Gorsulowski 
8333b1d3f4SDaniel Gorsulowski 	/* Enable NandFlash */
84ac45bb16SAndreas Bießmann 	gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
8533b1d3f4SDaniel Gorsulowski }
8633b1d3f4SDaniel Gorsulowski #endif /* CONFIG_CMD_NAND */
8733b1d3f4SDaniel Gorsulowski 
8833b1d3f4SDaniel Gorsulowski #ifdef CONFIG_MACB
meesc_macb_hw_init(void)8933b1d3f4SDaniel Gorsulowski static void meesc_macb_hw_init(void)
9033b1d3f4SDaniel Gorsulowski {
9170341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_EMAC);
9270341e2eSWenyou Yang 
9333b1d3f4SDaniel Gorsulowski 	at91_macb_hw_init();
9433b1d3f4SDaniel Gorsulowski }
9533b1d3f4SDaniel Gorsulowski #endif
9633b1d3f4SDaniel Gorsulowski 
9733b1d3f4SDaniel Gorsulowski /*
9833b1d3f4SDaniel Gorsulowski  * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
9933b1d3f4SDaniel Gorsulowski  * controller debugging
10033b1d3f4SDaniel Gorsulowski  * The ET1100 is located at physical address 0x70000000
10133b1d3f4SDaniel Gorsulowski  * Its process memory is located at physical address 0x70001000
10233b1d3f4SDaniel Gorsulowski  */
meesc_ethercat_hw_init(void)10333b1d3f4SDaniel Gorsulowski static void meesc_ethercat_hw_init(void)
10433b1d3f4SDaniel Gorsulowski {
1050cb77bfaSMatthias Fuchs 	at91_smc_t	*smc1	= (at91_smc_t *) ATMEL_BASE_SMC1;
106d4562e09SDaniel Gorsulowski 
10733b1d3f4SDaniel Gorsulowski 	/* Configure SMC EBI1_CS0 for EtherCAT */
108d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
109d4562e09SDaniel Gorsulowski 		AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
110d4562e09SDaniel Gorsulowski 		&smc1->cs[0].setup);
111d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
112d4562e09SDaniel Gorsulowski 		AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
113d4562e09SDaniel Gorsulowski 		&smc1->cs[0].pulse);
114d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
115d4562e09SDaniel Gorsulowski 		&smc1->cs[0].cycle);
116a380279bSDaniel Gorsulowski 	/*
117a380279bSDaniel Gorsulowski 	 * Configure behavior at external wait signal, byte-select mode, 16 bit
118a380279bSDaniel Gorsulowski 	 * data bus width, none data float wait states and TDF optimization
119a380279bSDaniel Gorsulowski 	 */
120d4562e09SDaniel Gorsulowski 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
121d4562e09SDaniel Gorsulowski 		AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
122d4562e09SDaniel Gorsulowski 		AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
12333b1d3f4SDaniel Gorsulowski 
12433b1d3f4SDaniel Gorsulowski 	/* Configure RDY/BSY */
125d4562e09SDaniel Gorsulowski 	at91_set_b_periph(AT91_PIO_PORTE, 20, 0);	/* EBI1_NWAIT */
12633b1d3f4SDaniel Gorsulowski }
12733b1d3f4SDaniel Gorsulowski 
dram_init(void)12833b1d3f4SDaniel Gorsulowski int dram_init(void)
12933b1d3f4SDaniel Gorsulowski {
13083bf0057SDaniel Gorsulowski 	/* dram_init must store complete ramsize in gd->ram_size */
13183bf0057SDaniel Gorsulowski 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
13283bf0057SDaniel Gorsulowski 				PHYS_SDRAM_SIZE);
13333b1d3f4SDaniel Gorsulowski 	return 0;
13433b1d3f4SDaniel Gorsulowski }
13533b1d3f4SDaniel Gorsulowski 
dram_init_banksize(void)13676b00acaSSimon Glass int dram_init_banksize(void)
13783bf0057SDaniel Gorsulowski {
13883bf0057SDaniel Gorsulowski 	gd->bd->bi_dram[0].start = PHYS_SDRAM;
13983bf0057SDaniel Gorsulowski 	gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
14076b00acaSSimon Glass 
14176b00acaSSimon Glass 	return 0;
14283bf0057SDaniel Gorsulowski }
14383bf0057SDaniel Gorsulowski 
board_eth_init(bd_t * bis)14433b1d3f4SDaniel Gorsulowski int board_eth_init(bd_t *bis)
14533b1d3f4SDaniel Gorsulowski {
14633b1d3f4SDaniel Gorsulowski 	int rc = 0;
14733b1d3f4SDaniel Gorsulowski #ifdef CONFIG_MACB
1480cb77bfaSMatthias Fuchs 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
14933b1d3f4SDaniel Gorsulowski #endif
15033b1d3f4SDaniel Gorsulowski 	return rc;
15133b1d3f4SDaniel Gorsulowski }
15233b1d3f4SDaniel Gorsulowski 
15383bf0057SDaniel Gorsulowski #ifdef CONFIG_DISPLAY_BOARDINFO
checkboard(void)15433b1d3f4SDaniel Gorsulowski int checkboard(void)
15533b1d3f4SDaniel Gorsulowski {
15633b1d3f4SDaniel Gorsulowski 	char str[32];
157a380279bSDaniel Gorsulowski 	u_char hw_type;	/* hardware type */
15833b1d3f4SDaniel Gorsulowski 
159a380279bSDaniel Gorsulowski 	/* read the "Type" register of the ET1100 controller */
160a380279bSDaniel Gorsulowski 	hw_type = readb(CONFIG_ET1100_BASE);
161a380279bSDaniel Gorsulowski 
162a380279bSDaniel Gorsulowski 	switch (hw_type) {
163a380279bSDaniel Gorsulowski 	case 0x11:
164a380279bSDaniel Gorsulowski 	case 0x3F:
165a380279bSDaniel Gorsulowski 		/* ET1100 present, arch number of MEESC-Board */
166a380279bSDaniel Gorsulowski 		gd->bd->bi_arch_number = MACH_TYPE_MEESC;
167a380279bSDaniel Gorsulowski 		puts("Board: CAN-EtherCAT Gateway");
168a380279bSDaniel Gorsulowski 		break;
169a380279bSDaniel Gorsulowski 	case 0xFF:
170a380279bSDaniel Gorsulowski 		/* no ET1100 present, arch number of EtherCAN/2-Board */
171a380279bSDaniel Gorsulowski 		gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
172a380279bSDaniel Gorsulowski 		puts("Board: EtherCAN/2 Gateway");
173a380279bSDaniel Gorsulowski 		/* switch on LED1D */
174d4562e09SDaniel Gorsulowski 		at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
175a380279bSDaniel Gorsulowski 		break;
176a380279bSDaniel Gorsulowski 	default:
177a380279bSDaniel Gorsulowski 		/* assume, no ET1100 present, arch number of EtherCAN/2-Board */
178a380279bSDaniel Gorsulowski 		gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
179a380279bSDaniel Gorsulowski 		printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
180a380279bSDaniel Gorsulowski 		puts("Board: EtherCAN/2 Gateway");
181a380279bSDaniel Gorsulowski 		break;
182a380279bSDaniel Gorsulowski 	}
18300caae6dSSimon Glass 	if (env_get_f("serial#", str, sizeof(str)) > 0) {
18433b1d3f4SDaniel Gorsulowski 		puts(", serial# ");
18533b1d3f4SDaniel Gorsulowski 		puts(str);
18633b1d3f4SDaniel Gorsulowski 	}
18783bf0057SDaniel Gorsulowski #ifdef CONFIG_REVISION_TAG
18833b1d3f4SDaniel Gorsulowski 	printf("\nHardware-revision: 1.%d\n", get_hw_rev());
18983bf0057SDaniel Gorsulowski #endif
19033b1d3f4SDaniel Gorsulowski 	printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
19133b1d3f4SDaniel Gorsulowski 	return 0;
19233b1d3f4SDaniel Gorsulowski }
19383bf0057SDaniel Gorsulowski #endif /* CONFIG_DISPLAY_BOARDINFO */
19433b1d3f4SDaniel Gorsulowski 
195a380279bSDaniel Gorsulowski #ifdef CONFIG_SERIAL_TAG
get_board_serial(struct tag_serialnr * serialnr)196a380279bSDaniel Gorsulowski void get_board_serial(struct tag_serialnr *serialnr)
197a380279bSDaniel Gorsulowski {
198a380279bSDaniel Gorsulowski 	char *str;
199a380279bSDaniel Gorsulowski 
20000caae6dSSimon Glass 	char *serial = env_get("serial#");
201a380279bSDaniel Gorsulowski 	if (serial) {
202a380279bSDaniel Gorsulowski 		str = strchr(serial, '_');
203a380279bSDaniel Gorsulowski 		if (str && (strlen(str) >= 4)) {
204a380279bSDaniel Gorsulowski 			serialnr->high = (*(str + 1) << 8) | *(str + 2);
205a380279bSDaniel Gorsulowski 			serialnr->low = simple_strtoul(str + 3, NULL, 16);
206a380279bSDaniel Gorsulowski 		}
207a380279bSDaniel Gorsulowski 	} else {
208a380279bSDaniel Gorsulowski 		serialnr->high = 0;
209a380279bSDaniel Gorsulowski 		serialnr->low = 0;
210a380279bSDaniel Gorsulowski 	}
211a380279bSDaniel Gorsulowski }
212a380279bSDaniel Gorsulowski #endif
213a380279bSDaniel Gorsulowski 
214a380279bSDaniel Gorsulowski #ifdef CONFIG_REVISION_TAG
get_board_rev(void)215a380279bSDaniel Gorsulowski u32 get_board_rev(void)
216a380279bSDaniel Gorsulowski {
217a380279bSDaniel Gorsulowski 	return hw_rev | 0x100;
218a380279bSDaniel Gorsulowski }
219a380279bSDaniel Gorsulowski #endif
220a380279bSDaniel Gorsulowski 
221a3f3897bSDaniel Gorsulowski #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)222a3f3897bSDaniel Gorsulowski int misc_init_r(void)
223a3f3897bSDaniel Gorsulowski {
224a3f3897bSDaniel Gorsulowski 	char		*str;
225a3f3897bSDaniel Gorsulowski 	char		buf[32];
2260cb77bfaSMatthias Fuchs 	at91_pmc_t	*pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
227a3f3897bSDaniel Gorsulowski 
228a3f3897bSDaniel Gorsulowski 	/*
229a3f3897bSDaniel Gorsulowski 	 * Normally the processor clock has a divisor of 2.
230a3f3897bSDaniel Gorsulowski 	 * In some cases this this needs to be set to 4.
231a3f3897bSDaniel Gorsulowski 	 * Check the user has set environment mdiv to 4 to change the divisor.
232a3f3897bSDaniel Gorsulowski 	 */
23300caae6dSSimon Glass 	str = env_get("mdiv");
23400caae6dSSimon Glass 	if (str && (strcmp(str, "4") == 0)) {
235d4562e09SDaniel Gorsulowski 		writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
236d4562e09SDaniel Gorsulowski 			AT91SAM9_PMC_MDIV_4, &pmc->mckr);
237d4562e09SDaniel Gorsulowski 		at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
238a3f3897bSDaniel Gorsulowski 		serial_setbrg();
239a3f3897bSDaniel Gorsulowski 		/* Notify the user that the clock is not default */
240a3f3897bSDaniel Gorsulowski 		printf("Setting master clock to %s MHz\n",
241a3f3897bSDaniel Gorsulowski 			strmhz(buf, get_mck_clk_rate()));
242a3f3897bSDaniel Gorsulowski 	}
243a3f3897bSDaniel Gorsulowski 
244a3f3897bSDaniel Gorsulowski 	return 0;
245a3f3897bSDaniel Gorsulowski }
246a3f3897bSDaniel Gorsulowski #endif /* CONFIG_MISC_INIT_R */
247a3f3897bSDaniel Gorsulowski 
board_early_init_f(void)2480cb77bfaSMatthias Fuchs int board_early_init_f(void)
24933b1d3f4SDaniel Gorsulowski {
25070341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_UHP);
25133b1d3f4SDaniel Gorsulowski 
2520cb77bfaSMatthias Fuchs 	return 0;
2530cb77bfaSMatthias Fuchs }
2540cb77bfaSMatthias Fuchs 
board_init(void)2550cb77bfaSMatthias Fuchs int board_init(void)
2560cb77bfaSMatthias Fuchs {
257a380279bSDaniel Gorsulowski 	/* initialize ET1100 Controller */
258a380279bSDaniel Gorsulowski 	meesc_ethercat_hw_init();
25933b1d3f4SDaniel Gorsulowski 
26033b1d3f4SDaniel Gorsulowski 	/* adress of boot parameters */
2610cb77bfaSMatthias Fuchs 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
26233b1d3f4SDaniel Gorsulowski 
26333b1d3f4SDaniel Gorsulowski #ifdef CONFIG_CMD_NAND
26433b1d3f4SDaniel Gorsulowski 	meesc_nand_hw_init();
26533b1d3f4SDaniel Gorsulowski #endif
26633b1d3f4SDaniel Gorsulowski #ifdef CONFIG_MACB
26733b1d3f4SDaniel Gorsulowski 	meesc_macb_hw_init();
26833b1d3f4SDaniel Gorsulowski #endif
26933b1d3f4SDaniel Gorsulowski #ifdef CONFIG_AT91_CAN
27033b1d3f4SDaniel Gorsulowski 	at91_can_hw_init();
27133b1d3f4SDaniel Gorsulowski #endif
27264037fb4SDaniel Gorsulowski #ifdef CONFIG_USB_OHCI_NEW
27364037fb4SDaniel Gorsulowski 	at91_uhp_hw_init();
27464037fb4SDaniel Gorsulowski #endif
27533b1d3f4SDaniel Gorsulowski 	return 0;
27633b1d3f4SDaniel Gorsulowski }
277