xref: /openbmc/u-boot/board/compulab/cm_t43/cm_t43.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
25dc5a8caSNikita Kiryanov /*
35dc5a8caSNikita Kiryanov  * Copyright (C) 2015 Compulab, Ltd.
45dc5a8caSNikita Kiryanov  */
55dc5a8caSNikita Kiryanov 
65dc5a8caSNikita Kiryanov #include <common.h>
75dc5a8caSNikita Kiryanov #include <i2c.h>
85dc5a8caSNikita Kiryanov #include <miiphy.h>
95dc5a8caSNikita Kiryanov #include <cpsw.h>
105dc5a8caSNikita Kiryanov #include <asm/gpio.h>
115dc5a8caSNikita Kiryanov #include <asm/arch/sys_proto.h>
125dc5a8caSNikita Kiryanov #include <asm/emif.h>
135dc5a8caSNikita Kiryanov #include <power/pmic.h>
145dc5a8caSNikita Kiryanov #include <power/tps65218.h>
155dc5a8caSNikita Kiryanov #include "board.h"
16b16c129cSFaiz Abbas #include <usb.h>
17b16c129cSFaiz Abbas #include <asm/omap_common.h>
185dc5a8caSNikita Kiryanov 
195dc5a8caSNikita Kiryanov DECLARE_GLOBAL_DATA_PTR;
205dc5a8caSNikita Kiryanov 
215dc5a8caSNikita Kiryanov static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
225dc5a8caSNikita Kiryanov 
235dc5a8caSNikita Kiryanov /* setup board specific PMIC */
power_init_board(void)245dc5a8caSNikita Kiryanov int power_init_board(void)
255dc5a8caSNikita Kiryanov {
265dc5a8caSNikita Kiryanov 	struct pmic *p;
27dccaaaebSNikita Kiryanov 	uchar tps_status = 0;
285dc5a8caSNikita Kiryanov 
295dc5a8caSNikita Kiryanov 	power_tps65218_init(I2C_PMIC);
305dc5a8caSNikita Kiryanov 	p = pmic_get("TPS65218_PMIC");
31dccaaaebSNikita Kiryanov 	if (p && !pmic_probe(p)) {
325dc5a8caSNikita Kiryanov 		puts("PMIC:  TPS65218\n");
33dccaaaebSNikita Kiryanov 		/* We don't care if fseal is locked, but we do need it set */
34dccaaaebSNikita Kiryanov 		tps65218_lock_fseal();
35dccaaaebSNikita Kiryanov 		tps65218_reg_read(TPS65218_STATUS, &tps_status);
36dccaaaebSNikita Kiryanov 		if (!(tps_status & TPS65218_FSEAL))
37dccaaaebSNikita Kiryanov 			printf("WARNING: RTC not backed by battery!\n");
38dccaaaebSNikita Kiryanov 	}
395dc5a8caSNikita Kiryanov 
405dc5a8caSNikita Kiryanov 	return 0;
415dc5a8caSNikita Kiryanov }
425dc5a8caSNikita Kiryanov 
board_init(void)435dc5a8caSNikita Kiryanov int board_init(void)
445dc5a8caSNikita Kiryanov {
455dc5a8caSNikita Kiryanov 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
465dc5a8caSNikita Kiryanov 	gpmc_init();
475dc5a8caSNikita Kiryanov 	set_i2c_pin_mux();
485dc5a8caSNikita Kiryanov 	i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
495dc5a8caSNikita Kiryanov 	i2c_probe(TPS65218_CHIP_PM);
505dc5a8caSNikita Kiryanov 
515dc5a8caSNikita Kiryanov 	return 0;
525dc5a8caSNikita Kiryanov }
535dc5a8caSNikita Kiryanov 
board_usb_init(int index,enum usb_init_type init)54b16c129cSFaiz Abbas int board_usb_init(int index, enum usb_init_type init)
55b16c129cSFaiz Abbas {
56b16c129cSFaiz Abbas 	enable_usb_clocks(index);
57b16c129cSFaiz Abbas 	return 0;
58b16c129cSFaiz Abbas }
59b16c129cSFaiz Abbas 
board_usb_cleanup(int index,enum usb_init_type init)60b16c129cSFaiz Abbas int board_usb_cleanup(int index, enum usb_init_type init)
61b16c129cSFaiz Abbas {
62b16c129cSFaiz Abbas 	disable_usb_clocks(index);
63b16c129cSFaiz Abbas 	return 0;
64b16c129cSFaiz Abbas }
65b16c129cSFaiz Abbas 
665dc5a8caSNikita Kiryanov #ifdef CONFIG_DRIVER_TI_CPSW
675dc5a8caSNikita Kiryanov 
cpsw_control(int enabled)685dc5a8caSNikita Kiryanov static void cpsw_control(int enabled)
695dc5a8caSNikita Kiryanov {
705dc5a8caSNikita Kiryanov 	return;
715dc5a8caSNikita Kiryanov }
725dc5a8caSNikita Kiryanov 
735dc5a8caSNikita Kiryanov static struct cpsw_slave_data cpsw_slaves[] = {
745dc5a8caSNikita Kiryanov 	{
755dc5a8caSNikita Kiryanov 		.slave_reg_ofs	= 0x208,
765dc5a8caSNikita Kiryanov 		.sliver_reg_ofs	= 0xd80,
775dc5a8caSNikita Kiryanov 		.phy_addr	= 0,
785dc5a8caSNikita Kiryanov 		.phy_if		= PHY_INTERFACE_MODE_RGMII,
795dc5a8caSNikita Kiryanov 	},
805dc5a8caSNikita Kiryanov 	{
815dc5a8caSNikita Kiryanov 		.slave_reg_ofs	= 0x308,
825dc5a8caSNikita Kiryanov 		.sliver_reg_ofs	= 0xdc0,
835dc5a8caSNikita Kiryanov 		.phy_addr	= 1,
845dc5a8caSNikita Kiryanov 		.phy_if		= PHY_INTERFACE_MODE_RGMII,
855dc5a8caSNikita Kiryanov 	},
865dc5a8caSNikita Kiryanov };
875dc5a8caSNikita Kiryanov 
885dc5a8caSNikita Kiryanov static struct cpsw_platform_data cpsw_data = {
895dc5a8caSNikita Kiryanov 	.mdio_base		= CPSW_MDIO_BASE,
905dc5a8caSNikita Kiryanov 	.cpsw_base		= CPSW_BASE,
915dc5a8caSNikita Kiryanov 	.mdio_div		= 0xff,
925dc5a8caSNikita Kiryanov 	.channels		= 8,
935dc5a8caSNikita Kiryanov 	.cpdma_reg_ofs		= 0x800,
945dc5a8caSNikita Kiryanov 	.slaves			= 2,
955dc5a8caSNikita Kiryanov 	.slave_data		= cpsw_slaves,
965dc5a8caSNikita Kiryanov 	.ale_reg_ofs		= 0xd00,
975dc5a8caSNikita Kiryanov 	.ale_entries		= 1024,
985dc5a8caSNikita Kiryanov 	.host_port_reg_ofs	= 0x108,
995dc5a8caSNikita Kiryanov 	.hw_stats_reg_ofs	= 0x900,
1005dc5a8caSNikita Kiryanov 	.bd_ram_ofs		= 0x2000,
1015dc5a8caSNikita Kiryanov 	.mac_control		= (1 << 5),
1025dc5a8caSNikita Kiryanov 	.control		= cpsw_control,
1035dc5a8caSNikita Kiryanov 	.host_port_num		= 0,
1045dc5a8caSNikita Kiryanov 	.version		= CPSW_CTRL_VERSION_2,
1055dc5a8caSNikita Kiryanov };
1065dc5a8caSNikita Kiryanov 
1075dc5a8caSNikita Kiryanov #define GPIO_PHY1_RST		170
1085dc5a8caSNikita Kiryanov #define GPIO_PHY2_RST		168
1095dc5a8caSNikita Kiryanov 
board_phy_config(struct phy_device * phydev)1105dc5a8caSNikita Kiryanov int board_phy_config(struct phy_device *phydev)
1115dc5a8caSNikita Kiryanov {
1125dc5a8caSNikita Kiryanov 	unsigned short val;
1135dc5a8caSNikita Kiryanov 
1145dc5a8caSNikita Kiryanov 	/* introduce tx clock delay */
1155dc5a8caSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
1165dc5a8caSNikita Kiryanov 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
1175dc5a8caSNikita Kiryanov 	val |= 0x0100;
1185dc5a8caSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
1195dc5a8caSNikita Kiryanov 
1205dc5a8caSNikita Kiryanov 	if (phydev->drv->config)
1215dc5a8caSNikita Kiryanov 		return phydev->drv->config(phydev);
1225dc5a8caSNikita Kiryanov 
1235dc5a8caSNikita Kiryanov 	return 0;
1245dc5a8caSNikita Kiryanov }
1255dc5a8caSNikita Kiryanov 
board_phy_init(void)1265dc5a8caSNikita Kiryanov static void board_phy_init(void)
1275dc5a8caSNikita Kiryanov {
1285dc5a8caSNikita Kiryanov 	set_mdio_pin_mux();
1295dc5a8caSNikita Kiryanov 	writel(0x40003, 0x44e10a74); /* Mux pin as clkout2 */
1305dc5a8caSNikita Kiryanov 	writel(0x10006, 0x44df4108); /* Select EXTDEV as clock source */
1315dc5a8caSNikita Kiryanov 	writel(0x4, 0x44df2e60); /* Set EXTDEV as MNbypass */
1325dc5a8caSNikita Kiryanov 
1335dc5a8caSNikita Kiryanov 	/* For revision A */
1345dc5a8caSNikita Kiryanov 	writel(0x2000009, 0x44df2e6c);
1355dc5a8caSNikita Kiryanov 	writel(0x38a, 0x44df2e70);
1365dc5a8caSNikita Kiryanov 
1375dc5a8caSNikita Kiryanov 	mdelay(10);
1385dc5a8caSNikita Kiryanov 
1395dc5a8caSNikita Kiryanov 	gpio_request(GPIO_PHY1_RST, "phy1_rst");
1405dc5a8caSNikita Kiryanov 	gpio_request(GPIO_PHY2_RST, "phy2_rst");
1415dc5a8caSNikita Kiryanov 	gpio_direction_output(GPIO_PHY1_RST, 0);
1425dc5a8caSNikita Kiryanov 	gpio_direction_output(GPIO_PHY2_RST, 0);
1435dc5a8caSNikita Kiryanov 	mdelay(2);
1445dc5a8caSNikita Kiryanov 
1455dc5a8caSNikita Kiryanov 	gpio_set_value(GPIO_PHY1_RST, 1);
1465dc5a8caSNikita Kiryanov 	gpio_set_value(GPIO_PHY2_RST, 1);
1475dc5a8caSNikita Kiryanov 	mdelay(2);
1485dc5a8caSNikita Kiryanov }
1495dc5a8caSNikita Kiryanov 
board_eth_init(bd_t * bis)1505dc5a8caSNikita Kiryanov int board_eth_init(bd_t *bis)
1515dc5a8caSNikita Kiryanov {
1525dc5a8caSNikita Kiryanov 	int rv;
1535dc5a8caSNikita Kiryanov 
1545dc5a8caSNikita Kiryanov 	set_rgmii_pin_mux();
1555dc5a8caSNikita Kiryanov 	writel(RGMII_MODE_ENABLE | RGMII_INT_DELAY, &cdev->miisel);
1565dc5a8caSNikita Kiryanov 	board_phy_init();
1575dc5a8caSNikita Kiryanov 
1585dc5a8caSNikita Kiryanov 	rv = cpsw_register(&cpsw_data);
1595dc5a8caSNikita Kiryanov 	if (rv < 0)
1605dc5a8caSNikita Kiryanov 		printf("Error %d registering CPSW switch\n", rv);
1615dc5a8caSNikita Kiryanov 
1625dc5a8caSNikita Kiryanov 	return rv;
1635dc5a8caSNikita Kiryanov }
1645dc5a8caSNikita Kiryanov #endif
165