1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
298d62e61SPatrick Bruenn /*
398d62e61SPatrick Bruenn  * Copyright (C) 2015  Beckhoff Automation GmbH & Co. KG
498d62e61SPatrick Bruenn  * Patrick Bruenn <p.bruenn@beckhoff.com>
598d62e61SPatrick Bruenn  *
698d62e61SPatrick Bruenn  * Based on <u-boot>/board/freescale/mx53loco/mx53loco.c
798d62e61SPatrick Bruenn  * Copyright (C) 2011 Freescale Semiconductor, Inc.
898d62e61SPatrick Bruenn  */
998d62e61SPatrick Bruenn 
1098d62e61SPatrick Bruenn #include <common.h>
119d922450SSimon Glass #include <dm.h>
1298d62e61SPatrick Bruenn #include <asm/io.h>
1398d62e61SPatrick Bruenn #include <asm/arch/imx-regs.h>
1498d62e61SPatrick Bruenn #include <asm/arch/sys_proto.h>
1598d62e61SPatrick Bruenn #include <asm/arch/crm_regs.h>
1698d62e61SPatrick Bruenn #include <asm/arch/clock.h>
1798d62e61SPatrick Bruenn #include <asm/arch/iomux-mx53.h>
1898d62e61SPatrick Bruenn #include <asm/arch/clock.h>
19552a848eSStefano Babic #include <asm/mach-imx/mx5_video.h>
2098d62e61SPatrick Bruenn #include <ACEX1K.h>
2198d62e61SPatrick Bruenn #include <netdev.h>
2298d62e61SPatrick Bruenn #include <i2c.h>
2398d62e61SPatrick Bruenn #include <mmc.h>
2498d62e61SPatrick Bruenn #include <fsl_esdhc.h>
2598d62e61SPatrick Bruenn #include <asm/gpio.h>
2698d62e61SPatrick Bruenn #include <linux/fb.h>
2798d62e61SPatrick Bruenn #include <ipu_pixfmt.h>
287594c51aSDiego Dorta #include <input.h>
2998d62e61SPatrick Bruenn #include <fs.h>
3098d62e61SPatrick Bruenn #include <dm/platform_data/serial_mxc.h>
3198d62e61SPatrick Bruenn 
3298d62e61SPatrick Bruenn enum LED_GPIOS {
3398d62e61SPatrick Bruenn 	GPIO_SD1_CD = IMX_GPIO_NR(1, 1),
3498d62e61SPatrick Bruenn 	GPIO_SD2_CD = IMX_GPIO_NR(1, 4),
3598d62e61SPatrick Bruenn 	GPIO_LED_SD2_R = IMX_GPIO_NR(3, 16),
3698d62e61SPatrick Bruenn 	GPIO_LED_SD2_B = IMX_GPIO_NR(3, 17),
3798d62e61SPatrick Bruenn 	GPIO_LED_SD2_G = IMX_GPIO_NR(3, 18),
3898d62e61SPatrick Bruenn 	GPIO_LED_SD1_R = IMX_GPIO_NR(3, 19),
3998d62e61SPatrick Bruenn 	GPIO_LED_SD1_B = IMX_GPIO_NR(3, 20),
4098d62e61SPatrick Bruenn 	GPIO_LED_SD1_G = IMX_GPIO_NR(3, 21),
4198d62e61SPatrick Bruenn 	GPIO_LED_PWR_R = IMX_GPIO_NR(3, 22),
4298d62e61SPatrick Bruenn 	GPIO_LED_PWR_B = IMX_GPIO_NR(3, 23),
4398d62e61SPatrick Bruenn 	GPIO_LED_PWR_G = IMX_GPIO_NR(3, 24),
4498d62e61SPatrick Bruenn 	GPIO_SUPS_INT = IMX_GPIO_NR(3, 31),
4598d62e61SPatrick Bruenn 	GPIO_C3_CONFIG = IMX_GPIO_NR(6, 8),
4698d62e61SPatrick Bruenn 	GPIO_C3_STATUS = IMX_GPIO_NR(6, 7),
4798d62e61SPatrick Bruenn 	GPIO_C3_DONE = IMX_GPIO_NR(6, 9),
4898d62e61SPatrick Bruenn };
4998d62e61SPatrick Bruenn 
5098d62e61SPatrick Bruenn #define CCAT_BASE_ADDR ((void *)0xf0000000)
5198d62e61SPatrick Bruenn #define CCAT_END_ADDR (CCAT_BASE_ADDR + (1024 * 1024 * 32))
5298d62e61SPatrick Bruenn #define CCAT_SIZE 1191788
5398d62e61SPatrick Bruenn #define CCAT_SIGN_ADDR (CCAT_BASE_ADDR + 12)
5498d62e61SPatrick Bruenn static const char CCAT_SIGNATURE[] = "CCAT";
5598d62e61SPatrick Bruenn 
5698d62e61SPatrick Bruenn static const u32 CCAT_MODE_CONFIG = 0x0024DC81;
5798d62e61SPatrick Bruenn static const u32 CCAT_MODE_RUN = 0x0033DC8F;
5898d62e61SPatrick Bruenn 
5998d62e61SPatrick Bruenn DECLARE_GLOBAL_DATA_PTR;
6098d62e61SPatrick Bruenn 
get_board_rev(void)6198d62e61SPatrick Bruenn u32 get_board_rev(void)
6298d62e61SPatrick Bruenn {
6398d62e61SPatrick Bruenn 	struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
6498d62e61SPatrick Bruenn 	struct fuse_bank *bank = &iim->bank[0];
6598d62e61SPatrick Bruenn 	struct fuse_bank0_regs *fuse =
6698d62e61SPatrick Bruenn 	    (struct fuse_bank0_regs *)bank->fuse_regs;
6798d62e61SPatrick Bruenn 
6898d62e61SPatrick Bruenn 	int rev = readl(&fuse->gp[6]);
6998d62e61SPatrick Bruenn 
7098d62e61SPatrick Bruenn 	return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
7198d62e61SPatrick Bruenn }
7298d62e61SPatrick Bruenn 
7398d62e61SPatrick Bruenn /*
7498d62e61SPatrick Bruenn  * Set CCAT mode
7598d62e61SPatrick Bruenn  * @mode: use CCAT_MODE_CONFIG or CCAT_MODE_RUN
7698d62e61SPatrick Bruenn  */
weim_cs0_settings(u32 mode)7798d62e61SPatrick Bruenn void weim_cs0_settings(u32 mode)
7898d62e61SPatrick Bruenn {
7998d62e61SPatrick Bruenn 	struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
8098d62e61SPatrick Bruenn 
8198d62e61SPatrick Bruenn 	writel(0x0, &weim_regs->cs0gcr1);
8298d62e61SPatrick Bruenn 	writel(mode, &weim_regs->cs0gcr1);
8398d62e61SPatrick Bruenn 	writel(0x00001002, &weim_regs->cs0gcr2);
8498d62e61SPatrick Bruenn 
8598d62e61SPatrick Bruenn 	writel(0x04000000, &weim_regs->cs0rcr1);
8698d62e61SPatrick Bruenn 	writel(0x00000000, &weim_regs->cs0rcr2);
8798d62e61SPatrick Bruenn 
8898d62e61SPatrick Bruenn 	writel(0x04000000, &weim_regs->cs0wcr1);
8998d62e61SPatrick Bruenn 	writel(0x00000000, &weim_regs->cs0wcr2);
9098d62e61SPatrick Bruenn }
9198d62e61SPatrick Bruenn 
setup_gpio_eim(void)9298d62e61SPatrick Bruenn static void setup_gpio_eim(void)
9398d62e61SPatrick Bruenn {
9498d62e61SPatrick Bruenn 	gpio_direction_input(GPIO_C3_STATUS);
9598d62e61SPatrick Bruenn 	gpio_direction_input(GPIO_C3_DONE);
9698d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_C3_CONFIG, 1);
9798d62e61SPatrick Bruenn 
9898d62e61SPatrick Bruenn 	weim_cs0_settings(CCAT_MODE_RUN);
9998d62e61SPatrick Bruenn }
10098d62e61SPatrick Bruenn 
setup_gpio_sups(void)10198d62e61SPatrick Bruenn static void setup_gpio_sups(void)
10298d62e61SPatrick Bruenn {
10398d62e61SPatrick Bruenn 	gpio_direction_input(GPIO_SUPS_INT);
10498d62e61SPatrick Bruenn 
10598d62e61SPatrick Bruenn 	static const int BLINK_INTERVALL = 50000;
10698d62e61SPatrick Bruenn 	int status = 1;
10798d62e61SPatrick Bruenn 	while (gpio_get_value(GPIO_SUPS_INT)) {
10898d62e61SPatrick Bruenn 		/* signal "CX SUPS power fail" */
10998d62e61SPatrick Bruenn 		gpio_set_value(GPIO_LED_PWR_R,
11098d62e61SPatrick Bruenn 			       (++status / BLINK_INTERVALL) % 2);
11198d62e61SPatrick Bruenn 	}
11298d62e61SPatrick Bruenn 
11398d62e61SPatrick Bruenn 	/* signal "CX power up" */
11498d62e61SPatrick Bruenn 	gpio_set_value(GPIO_LED_PWR_R, 1);
11598d62e61SPatrick Bruenn }
11698d62e61SPatrick Bruenn 
setup_gpio_leds(void)11798d62e61SPatrick Bruenn static void setup_gpio_leds(void)
11898d62e61SPatrick Bruenn {
11998d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD2_R, 0);
12098d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD2_B, 0);
12198d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD2_G, 0);
12298d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD1_R, 0);
12398d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD1_B, 0);
12498d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_SD1_G, 0);
12598d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_PWR_R, 0);
12698d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_PWR_B, 0);
12798d62e61SPatrick Bruenn 	gpio_direction_output(GPIO_LED_PWR_G, 0);
12898d62e61SPatrick Bruenn }
12998d62e61SPatrick Bruenn 
13098d62e61SPatrick Bruenn #ifdef CONFIG_USB_EHCI_MX5
board_ehci_hcd_init(int port)13198d62e61SPatrick Bruenn int board_ehci_hcd_init(int port)
13298d62e61SPatrick Bruenn {
13398d62e61SPatrick Bruenn 	/* request VBUS power enable pin, GPIO7_8 */
13498d62e61SPatrick Bruenn 	gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
13598d62e61SPatrick Bruenn 	return 0;
13698d62e61SPatrick Bruenn }
13798d62e61SPatrick Bruenn #endif
13898d62e61SPatrick Bruenn 
13998d62e61SPatrick Bruenn #ifdef CONFIG_FSL_ESDHC
14098d62e61SPatrick Bruenn struct fsl_esdhc_cfg esdhc_cfg[2] = {
14198d62e61SPatrick Bruenn 	{MMC_SDHC1_BASE_ADDR},
14298d62e61SPatrick Bruenn 	{MMC_SDHC2_BASE_ADDR},
14398d62e61SPatrick Bruenn };
14498d62e61SPatrick Bruenn 
board_mmc_getcd(struct mmc * mmc)14598d62e61SPatrick Bruenn int board_mmc_getcd(struct mmc *mmc)
14698d62e61SPatrick Bruenn {
14798d62e61SPatrick Bruenn 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
14898d62e61SPatrick Bruenn 	int ret;
14998d62e61SPatrick Bruenn 
15098d62e61SPatrick Bruenn 	gpio_direction_input(GPIO_SD1_CD);
15198d62e61SPatrick Bruenn 	gpio_direction_input(GPIO_SD2_CD);
15298d62e61SPatrick Bruenn 
15398d62e61SPatrick Bruenn 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
15498d62e61SPatrick Bruenn 		ret = !gpio_get_value(GPIO_SD1_CD);
15598d62e61SPatrick Bruenn 	else
15698d62e61SPatrick Bruenn 		ret = !gpio_get_value(GPIO_SD2_CD);
15798d62e61SPatrick Bruenn 
15898d62e61SPatrick Bruenn 	return ret;
15998d62e61SPatrick Bruenn }
16098d62e61SPatrick Bruenn 
board_mmc_init(bd_t * bis)16198d62e61SPatrick Bruenn int board_mmc_init(bd_t *bis)
16298d62e61SPatrick Bruenn {
16398d62e61SPatrick Bruenn 	u32 index;
16498d62e61SPatrick Bruenn 	int ret;
16598d62e61SPatrick Bruenn 
16698d62e61SPatrick Bruenn 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
16798d62e61SPatrick Bruenn 	esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
16898d62e61SPatrick Bruenn 
16998d62e61SPatrick Bruenn 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
17098d62e61SPatrick Bruenn 		switch (index) {
17198d62e61SPatrick Bruenn 		case 0:
17298d62e61SPatrick Bruenn 			break;
17398d62e61SPatrick Bruenn 		case 1:
17498d62e61SPatrick Bruenn 			break;
17598d62e61SPatrick Bruenn 		default:
17698d62e61SPatrick Bruenn 			printf("Warning: you configured more ESDHC controller(%d) as supported by the board(2)\n",
17798d62e61SPatrick Bruenn 			       CONFIG_SYS_FSL_ESDHC_NUM);
17898d62e61SPatrick Bruenn 			return -EINVAL;
17998d62e61SPatrick Bruenn 		}
18098d62e61SPatrick Bruenn 		ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
18198d62e61SPatrick Bruenn 		if (ret)
18298d62e61SPatrick Bruenn 			return ret;
18398d62e61SPatrick Bruenn 	}
18498d62e61SPatrick Bruenn 
18598d62e61SPatrick Bruenn 	return 0;
18698d62e61SPatrick Bruenn }
18798d62e61SPatrick Bruenn #endif
18898d62e61SPatrick Bruenn 
power_init(void)18998d62e61SPatrick Bruenn static int power_init(void)
19098d62e61SPatrick Bruenn {
19198d62e61SPatrick Bruenn 	/* nothing to do on CX9020 */
19298d62e61SPatrick Bruenn 	return 0;
19398d62e61SPatrick Bruenn }
19498d62e61SPatrick Bruenn 
clock_1GHz(void)19598d62e61SPatrick Bruenn static void clock_1GHz(void)
19698d62e61SPatrick Bruenn {
19798d62e61SPatrick Bruenn 	int ret;
19898d62e61SPatrick Bruenn 	u32 ref_clk = MXC_HCLK;
19998d62e61SPatrick Bruenn 	/*
20098d62e61SPatrick Bruenn 	 * After increasing voltage to 1.25V, we can switch
20198d62e61SPatrick Bruenn 	 * CPU clock to 1GHz and DDR to 400MHz safely
20298d62e61SPatrick Bruenn 	 */
20398d62e61SPatrick Bruenn 	ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
20498d62e61SPatrick Bruenn 	if (ret)
20598d62e61SPatrick Bruenn 		printf("CPU:   Switch CPU clock to 1GHZ failed\n");
20698d62e61SPatrick Bruenn 
20798d62e61SPatrick Bruenn 	ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
20898d62e61SPatrick Bruenn 	ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
20998d62e61SPatrick Bruenn 	if (ret)
21098d62e61SPatrick Bruenn 		printf("CPU:   Switch DDR clock to 400MHz failed\n");
21198d62e61SPatrick Bruenn }
21298d62e61SPatrick Bruenn 
board_early_init_f(void)21398d62e61SPatrick Bruenn int board_early_init_f(void)
21498d62e61SPatrick Bruenn {
21598d62e61SPatrick Bruenn 	setup_gpio_leds();
21698d62e61SPatrick Bruenn 	setup_gpio_sups();
21798d62e61SPatrick Bruenn 	setup_gpio_eim();
21898d62e61SPatrick Bruenn 	setup_iomux_lcd();
21998d62e61SPatrick Bruenn 
22098d62e61SPatrick Bruenn 	return 0;
22198d62e61SPatrick Bruenn }
22298d62e61SPatrick Bruenn 
22398d62e61SPatrick Bruenn /*
22498d62e61SPatrick Bruenn  * Do not overwrite the console
22598d62e61SPatrick Bruenn  * Use always serial for U-Boot console
22698d62e61SPatrick Bruenn  */
overwrite_console(void)22798d62e61SPatrick Bruenn int overwrite_console(void)
22898d62e61SPatrick Bruenn {
22998d62e61SPatrick Bruenn 	return 1;
23098d62e61SPatrick Bruenn }
23198d62e61SPatrick Bruenn 
board_init(void)23298d62e61SPatrick Bruenn int board_init(void)
23398d62e61SPatrick Bruenn {
23498d62e61SPatrick Bruenn 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
23598d62e61SPatrick Bruenn 
23698d62e61SPatrick Bruenn 	mxc_set_sata_internal_clock();
23798d62e61SPatrick Bruenn 
23898d62e61SPatrick Bruenn 	return 0;
23998d62e61SPatrick Bruenn }
24098d62e61SPatrick Bruenn 
checkboard(void)24198d62e61SPatrick Bruenn int checkboard(void)
24298d62e61SPatrick Bruenn {
24398d62e61SPatrick Bruenn 	puts("Board: Beckhoff CX9020\n");
24498d62e61SPatrick Bruenn 
24598d62e61SPatrick Bruenn 	return 0;
24698d62e61SPatrick Bruenn }
24798d62e61SPatrick Bruenn 
ccat_config_fn(int assert_config,int flush,int cookie)24898d62e61SPatrick Bruenn static int ccat_config_fn(int assert_config, int flush, int cookie)
24998d62e61SPatrick Bruenn {
25098d62e61SPatrick Bruenn 	/* prepare FPGA for programming */
25198d62e61SPatrick Bruenn 	weim_cs0_settings(CCAT_MODE_CONFIG);
25298d62e61SPatrick Bruenn 	gpio_set_value(GPIO_C3_CONFIG, 0);
25398d62e61SPatrick Bruenn 	udelay(1);
25498d62e61SPatrick Bruenn 	gpio_set_value(GPIO_C3_CONFIG, 1);
25598d62e61SPatrick Bruenn 	udelay(230);
25698d62e61SPatrick Bruenn 
25798d62e61SPatrick Bruenn 	return FPGA_SUCCESS;
25898d62e61SPatrick Bruenn }
25998d62e61SPatrick Bruenn 
ccat_status_fn(int cookie)26098d62e61SPatrick Bruenn static int ccat_status_fn(int cookie)
26198d62e61SPatrick Bruenn {
26298d62e61SPatrick Bruenn 	return FPGA_FAIL;
26398d62e61SPatrick Bruenn }
26498d62e61SPatrick Bruenn 
ccat_write_fn(const void * buf,size_t buf_len,int flush,int cookie)26598d62e61SPatrick Bruenn static int ccat_write_fn(const void *buf, size_t buf_len, int flush, int cookie)
26698d62e61SPatrick Bruenn {
26798d62e61SPatrick Bruenn 	const uint8_t *const buffer = buf;
26898d62e61SPatrick Bruenn 
26998d62e61SPatrick Bruenn 	/* program CCAT */
27098d62e61SPatrick Bruenn 	int i;
27198d62e61SPatrick Bruenn 	for (i = 0; i < buf_len; ++i)
27298d62e61SPatrick Bruenn 		writeb(buffer[i], CCAT_BASE_ADDR);
27398d62e61SPatrick Bruenn 
27498d62e61SPatrick Bruenn 	writeb(0xff, CCAT_BASE_ADDR);
27598d62e61SPatrick Bruenn 	writeb(0xff, CCAT_BASE_ADDR);
27698d62e61SPatrick Bruenn 
27798d62e61SPatrick Bruenn 	return FPGA_SUCCESS;
27898d62e61SPatrick Bruenn }
27998d62e61SPatrick Bruenn 
ccat_done_fn(int cookie)28098d62e61SPatrick Bruenn static int ccat_done_fn(int cookie)
28198d62e61SPatrick Bruenn {
28298d62e61SPatrick Bruenn 	/* programming complete? */
28398d62e61SPatrick Bruenn 	return gpio_get_value(GPIO_C3_DONE);
28498d62e61SPatrick Bruenn }
28598d62e61SPatrick Bruenn 
ccat_post_fn(int cookie)28698d62e61SPatrick Bruenn static int ccat_post_fn(int cookie)
28798d62e61SPatrick Bruenn {
28898d62e61SPatrick Bruenn 	/* switch to FPGA run mode */
28998d62e61SPatrick Bruenn 	weim_cs0_settings(CCAT_MODE_RUN);
29098d62e61SPatrick Bruenn 	invalidate_dcache_range((ulong) CCAT_BASE_ADDR, (ulong) CCAT_END_ADDR);
29198d62e61SPatrick Bruenn 
29298d62e61SPatrick Bruenn 	if (memcmp(CCAT_SIGN_ADDR, CCAT_SIGNATURE, sizeof(CCAT_SIGNATURE))) {
29398d62e61SPatrick Bruenn 		printf("Verifing CCAT firmware failed, signature not found\n");
29498d62e61SPatrick Bruenn 		return FPGA_FAIL;
29598d62e61SPatrick Bruenn 	}
29698d62e61SPatrick Bruenn 
29798d62e61SPatrick Bruenn 	/* signal "CX booting OS" */
29898d62e61SPatrick Bruenn 	gpio_set_value(GPIO_LED_PWR_R, 1);
29998d62e61SPatrick Bruenn 	gpio_set_value(GPIO_LED_PWR_G, 1);
30098d62e61SPatrick Bruenn 	gpio_set_value(GPIO_LED_PWR_B, 0);
30198d62e61SPatrick Bruenn 	return FPGA_SUCCESS;
30298d62e61SPatrick Bruenn }
30398d62e61SPatrick Bruenn 
30498d62e61SPatrick Bruenn static Altera_CYC2_Passive_Serial_fns ccat_fns = {
30598d62e61SPatrick Bruenn 	.config = ccat_config_fn,
30698d62e61SPatrick Bruenn 	.status = ccat_status_fn,
30798d62e61SPatrick Bruenn 	.done = ccat_done_fn,
30898d62e61SPatrick Bruenn 	.write = ccat_write_fn,
30998d62e61SPatrick Bruenn 	.abort = ccat_post_fn,
31098d62e61SPatrick Bruenn 	.post = ccat_post_fn,
31198d62e61SPatrick Bruenn };
31298d62e61SPatrick Bruenn 
31398d62e61SPatrick Bruenn static Altera_desc ccat_fpga = {
31498d62e61SPatrick Bruenn 	.family = Altera_CYC2,
31598d62e61SPatrick Bruenn 	.iface = passive_serial,
31698d62e61SPatrick Bruenn 	.size = CCAT_SIZE,
31798d62e61SPatrick Bruenn 	.iface_fns = &ccat_fns,
31898d62e61SPatrick Bruenn 	.base = CCAT_BASE_ADDR,
31998d62e61SPatrick Bruenn };
32098d62e61SPatrick Bruenn 
board_late_init(void)32198d62e61SPatrick Bruenn int board_late_init(void)
32298d62e61SPatrick Bruenn {
32398d62e61SPatrick Bruenn 	if (!power_init())
32498d62e61SPatrick Bruenn 		clock_1GHz();
32598d62e61SPatrick Bruenn 
32698d62e61SPatrick Bruenn 	fpga_init();
32798d62e61SPatrick Bruenn 	fpga_add(fpga_altera, &ccat_fpga);
32898d62e61SPatrick Bruenn 
32998d62e61SPatrick Bruenn 	return 0;
33098d62e61SPatrick Bruenn }
331