1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29e336903SWu, Josh /*
39e336903SWu, Josh  * (C) Copyright 2013 Atmel Corporation
49e336903SWu, Josh  * Josh Wu <josh.wu@atmel.com>
59e336903SWu, Josh  */
69e336903SWu, Josh 
79e336903SWu, Josh #include <common.h>
89e336903SWu, Josh #include <asm/io.h>
99e336903SWu, Josh #include <asm/arch/at91sam9x5_matrix.h>
109e336903SWu, Josh #include <asm/arch/at91sam9_smc.h>
119e336903SWu, Josh #include <asm/arch/at91_common.h>
129e336903SWu, Josh #include <asm/arch/at91_rstc.h>
139e336903SWu, Josh #include <asm/arch/at91_pio.h>
149e336903SWu, Josh #include <asm/arch/clk.h>
15c1868adfSWenyou Yang #include <debug_uart.h>
169e336903SWu, Josh #include <lcd.h>
179e336903SWu, Josh #include <atmel_hlcdc.h>
1816276220SBo Shen #include <netdev.h>
199e336903SWu, Josh 
209e336903SWu, Josh #ifdef CONFIG_LCD_INFO
219e336903SWu, Josh #include <nand.h>
229e336903SWu, Josh #include <version.h>
239e336903SWu, Josh #endif
249e336903SWu, Josh 
259e336903SWu, Josh DECLARE_GLOBAL_DATA_PTR;
269e336903SWu, Josh 
279e336903SWu, Josh /* ------------------------------------------------------------------------- */
289e336903SWu, Josh /*
299e336903SWu, Josh  * Miscelaneous platform dependent initialisations
309e336903SWu, Josh  */
319e336903SWu, Josh #ifdef CONFIG_NAND_ATMEL
at91sam9n12ek_nand_hw_init(void)329e336903SWu, Josh static void at91sam9n12ek_nand_hw_init(void)
339e336903SWu, Josh {
349e336903SWu, Josh 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
359e336903SWu, Josh 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
369e336903SWu, Josh 	unsigned long csa;
379e336903SWu, Josh 
389e336903SWu, Josh 	/* Assign CS3 to NAND/SmartMedia Interface */
399e336903SWu, Josh 	csa = readl(&matrix->ebicsa);
409e336903SWu, Josh 	csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
419e336903SWu, Josh 	/* Configure databus */
429e336903SWu, Josh 	csa &= ~AT91_MATRIX_NFD0_ON_D16; /* nandflash connect to D0~D15 */
439e336903SWu, Josh 	/* Configure IO drive */
44b899fa39SBo Shen 	csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
459e336903SWu, Josh 
469e336903SWu, Josh 	writel(csa, &matrix->ebicsa);
479e336903SWu, Josh 
489e336903SWu, Josh 	/* Configure SMC CS3 for NAND/SmartMedia */
499e336903SWu, Josh 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
509e336903SWu, Josh 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
519e336903SWu, Josh 		&smc->cs[3].setup);
529e336903SWu, Josh 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
539e336903SWu, Josh 		AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
549e336903SWu, Josh 		&smc->cs[3].pulse);
559e336903SWu, Josh 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(7),
569e336903SWu, Josh 		&smc->cs[3].cycle);
579e336903SWu, Josh 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
589e336903SWu, Josh 		AT91_SMC_MODE_EXNW_DISABLE |
599e336903SWu, Josh #ifdef CONFIG_SYS_NAND_DBW_16
609e336903SWu, Josh 		AT91_SMC_MODE_DBW_16 |
619e336903SWu, Josh #else /* CONFIG_SYS_NAND_DBW_8 */
629e336903SWu, Josh 		AT91_SMC_MODE_DBW_8 |
639e336903SWu, Josh #endif
649e336903SWu, Josh 		AT91_SMC_MODE_TDF_CYCLE(1),
659e336903SWu, Josh 		&smc->cs[3].mode);
669e336903SWu, Josh 
679e336903SWu, Josh 	/* Configure RDY/BSY pin */
689e336903SWu, Josh 	at91_set_pio_input(AT91_PIO_PORTD, 5, 1);
699e336903SWu, Josh 
709e336903SWu, Josh 	/* Configure ENABLE pin for NandFlash */
719e336903SWu, Josh 	at91_set_pio_output(AT91_PIO_PORTD, 4, 1);
729e336903SWu, Josh 
732dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1);    /* NAND OE */
742dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1);    /* NAND WE */
752dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1);    /* ALE */
762dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1);    /* CLE */
779e336903SWu, Josh }
789e336903SWu, Josh #endif
799e336903SWu, Josh 
809e336903SWu, Josh #ifdef CONFIG_LCD
819e336903SWu, Josh vidinfo_t panel_info = {
829e336903SWu, Josh 	.vl_col = 480,
839e336903SWu, Josh 	.vl_row = 272,
849e336903SWu, Josh 	.vl_clk = 9000000,
859e336903SWu, Josh 	.vl_bpix = LCD_BPP,
869e336903SWu, Josh 	.vl_sync = 0,
879e336903SWu, Josh 	.vl_tft = 1,
889e336903SWu, Josh 	.vl_hsync_len = 5,
899e336903SWu, Josh 	.vl_left_margin = 8,
909e336903SWu, Josh 	.vl_right_margin = 43,
919e336903SWu, Josh 	.vl_vsync_len = 10,
929e336903SWu, Josh 	.vl_upper_margin = 4,
939e336903SWu, Josh 	.vl_lower_margin = 12,
949e336903SWu, Josh 	.mmio = ATMEL_BASE_LCDC,
959e336903SWu, Josh };
969e336903SWu, Josh 
lcd_enable(void)979e336903SWu, Josh void lcd_enable(void)
989e336903SWu, Josh {
999e336903SWu, Josh 	at91_set_pio_output(AT91_PIO_PORTC, 25, 0);	/* power up */
1009e336903SWu, Josh }
1019e336903SWu, Josh 
lcd_disable(void)1029e336903SWu, Josh void lcd_disable(void)
1039e336903SWu, Josh {
1049e336903SWu, Josh 	at91_set_pio_output(AT91_PIO_PORTC, 25, 1);	/* power down */
1059e336903SWu, Josh }
1069e336903SWu, Josh 
1079e336903SWu, Josh #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)1089e336903SWu, Josh void lcd_show_board_info(void)
1099e336903SWu, Josh {
1109e336903SWu, Josh 	ulong dram_size, nand_size;
1119e336903SWu, Josh 	int i;
1129e336903SWu, Josh 	char temp[32];
1139e336903SWu, Josh 
1149e336903SWu, Josh 	lcd_printf("%s\n", U_BOOT_VERSION);
1159e336903SWu, Josh 	lcd_printf("ATMEL Corp\n");
1169e336903SWu, Josh 	lcd_printf("at91@atmel.com\n");
1179e336903SWu, Josh 	lcd_printf("%s CPU at %s MHz\n",
1189e336903SWu, Josh 		ATMEL_CPU_NAME,
1199e336903SWu, Josh 		strmhz(temp, get_cpu_clk_rate()));
1209e336903SWu, Josh 
1219e336903SWu, Josh 	dram_size = 0;
1229e336903SWu, Josh 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
1239e336903SWu, Josh 		dram_size += gd->bd->bi_dram[i].size;
1249e336903SWu, Josh 	nand_size = 0;
1259e336903SWu, Josh 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
12631f8d39eSGrygorii Strashko 		nand_size += get_nand_dev_by_index(i)->size;
1279e336903SWu, Josh 	lcd_printf("  %ld MB SDRAM, %ld MB NAND\n",
1289e336903SWu, Josh 		dram_size >> 20,
1299e336903SWu, Josh 		nand_size >> 20);
1309e336903SWu, Josh }
1319e336903SWu, Josh #endif /* CONFIG_LCD_INFO */
1329e336903SWu, Josh #endif /* CONFIG_LCD */
1339e336903SWu, Josh 
13416276220SBo Shen #ifdef CONFIG_KS8851_MLL
at91sam9n12ek_ks8851_hw_init(void)13516276220SBo Shen void at91sam9n12ek_ks8851_hw_init(void)
13616276220SBo Shen {
13716276220SBo Shen 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
13816276220SBo Shen 
13916276220SBo Shen 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
14016276220SBo Shen 	       AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
14116276220SBo Shen 	       &smc->cs[2].setup);
14216276220SBo Shen 	writel(AT91_SMC_PULSE_NWE(7) | AT91_SMC_PULSE_NCS_WR(7) |
14316276220SBo Shen 	       AT91_SMC_PULSE_NRD(7) | AT91_SMC_PULSE_NCS_RD(7),
14416276220SBo Shen 	       &smc->cs[2].pulse);
14516276220SBo Shen 	writel(AT91_SMC_CYCLE_NWE(9) | AT91_SMC_CYCLE_NRD(9),
14616276220SBo Shen 	       &smc->cs[2].cycle);
14716276220SBo Shen 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
14816276220SBo Shen 	       AT91_SMC_MODE_EXNW_DISABLE |
14916276220SBo Shen 	       AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
15016276220SBo Shen 	       AT91_SMC_MODE_TDF_CYCLE(1),
15116276220SBo Shen 	       &smc->cs[2].mode);
15216276220SBo Shen 
15316276220SBo Shen 	/* Configure NCS2 PIN */
1542dc63f73SWenyou Yang 	at91_pio3_set_b_periph(AT91_PIO_PORTD, 19, 0);
15516276220SBo Shen }
15616276220SBo Shen #endif
15716276220SBo Shen 
158d9bef0adSBo Shen #ifdef CONFIG_USB_ATMEL
at91sam9n12ek_usb_hw_init(void)159d9bef0adSBo Shen void at91sam9n12ek_usb_hw_init(void)
160d9bef0adSBo Shen {
161d9bef0adSBo Shen 	at91_set_pio_output(AT91_PIO_PORTB, 7, 0);
162d9bef0adSBo Shen }
163d9bef0adSBo Shen #endif
164d9bef0adSBo Shen 
165c1868adfSWenyou Yang #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)166c1868adfSWenyou Yang void board_debug_uart_init(void)
167c1868adfSWenyou Yang {
168c1868adfSWenyou Yang 	at91_seriald_hw_init();
169c1868adfSWenyou Yang }
170c1868adfSWenyou Yang #endif
171c1868adfSWenyou Yang 
172c1868adfSWenyou Yang #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)1739e336903SWu, Josh int board_early_init_f(void)
1749e336903SWu, Josh {
175c1868adfSWenyou Yang #ifdef CONFIG_DEBUG_UART
176c1868adfSWenyou Yang 	debug_uart_init();
177c1868adfSWenyou Yang #endif
1789e336903SWu, Josh 	return 0;
1799e336903SWu, Josh }
180c1868adfSWenyou Yang #endif
1819e336903SWu, Josh 
board_init(void)1829e336903SWu, Josh int board_init(void)
1839e336903SWu, Josh {
1849e336903SWu, Josh 	/* adress of boot parameters */
1859e336903SWu, Josh 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
1869e336903SWu, Josh 
1879e336903SWu, Josh #ifdef CONFIG_NAND_ATMEL
1889e336903SWu, Josh 	at91sam9n12ek_nand_hw_init();
1899e336903SWu, Josh #endif
1909e336903SWu, Josh 
1919e336903SWu, Josh #ifdef CONFIG_LCD
1929e336903SWu, Josh 	at91_lcd_hw_init();
1939e336903SWu, Josh #endif
1949e336903SWu, Josh 
19516276220SBo Shen #ifdef CONFIG_KS8851_MLL
19616276220SBo Shen 	at91sam9n12ek_ks8851_hw_init();
19716276220SBo Shen #endif
19816276220SBo Shen 
199d9bef0adSBo Shen #ifdef CONFIG_USB_ATMEL
200d9bef0adSBo Shen 	at91sam9n12ek_usb_hw_init();
201d9bef0adSBo Shen #endif
202d9bef0adSBo Shen 
2039e336903SWu, Josh 	return 0;
2049e336903SWu, Josh }
2059e336903SWu, Josh 
20616276220SBo Shen #ifdef CONFIG_KS8851_MLL
board_eth_init(bd_t * bis)20716276220SBo Shen int board_eth_init(bd_t *bis)
20816276220SBo Shen {
20916276220SBo Shen 	return ks8851_mll_initialize(0, CONFIG_KS8851_MLL_BASEADDR);
21016276220SBo Shen }
21116276220SBo Shen #endif
21216276220SBo Shen 
dram_init(void)2139e336903SWu, Josh int dram_init(void)
2149e336903SWu, Josh {
2159e336903SWu, Josh 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
2169e336903SWu, Josh 					CONFIG_SYS_SDRAM_SIZE);
2179e336903SWu, Josh 	return 0;
2189e336903SWu, Josh }
219ff255e83SBo Shen 
220ff255e83SBo Shen #if defined(CONFIG_SPL_BUILD)
221ff255e83SBo Shen #include <spl.h>
222ff255e83SBo Shen #include <nand.h>
223ff255e83SBo Shen 
at91_spl_board_init(void)224ff255e83SBo Shen void at91_spl_board_init(void)
225ff255e83SBo Shen {
2265541543fSWenyou Yang #ifdef CONFIG_SD_BOOT
227ff255e83SBo Shen 	at91_mci_hw_init();
2285541543fSWenyou Yang #elif CONFIG_NAND_BOOT
229ff255e83SBo Shen 	at91sam9n12ek_nand_hw_init();
2305541543fSWenyou Yang #elif CONFIG_SPI_BOOT
231ff255e83SBo Shen 	at91_spi0_hw_init(1 << 4);
232ff255e83SBo Shen #endif
233ff255e83SBo Shen }
234ff255e83SBo Shen 
235ff255e83SBo Shen #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)2367e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
237ff255e83SBo Shen {
238ff255e83SBo Shen 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
239ff255e83SBo Shen 
240ff255e83SBo Shen 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
241ff255e83SBo Shen 		    ATMEL_MPDDRC_CR_NR_ROW_13 |
242ff255e83SBo Shen 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
243ff255e83SBo Shen 		    ATMEL_MPDDRC_CR_NB_8BANKS |
244ff255e83SBo Shen 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
245ff255e83SBo Shen 
246ff255e83SBo Shen 	ddr2->rtr = 0x411;
247ff255e83SBo Shen 
248ff255e83SBo Shen 	ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
249ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
250ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
251ff255e83SBo Shen 		      8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
252ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
253ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
254ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
255ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
256ff255e83SBo Shen 
257ff255e83SBo Shen 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
258ff255e83SBo Shen 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
259ff255e83SBo Shen 		      19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
260ff255e83SBo Shen 		      18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
261ff255e83SBo Shen 
262ff255e83SBo Shen 	ddr2->tpr2 = (2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
263ff255e83SBo Shen 		      3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
264ff255e83SBo Shen 		      7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
265ff255e83SBo Shen 		      2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
266ff255e83SBo Shen }
267ff255e83SBo Shen 
mem_init(void)268ff255e83SBo Shen void mem_init(void)
269ff255e83SBo Shen {
270ff255e83SBo Shen 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
271ff255e83SBo Shen 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
2727e8702a0SWenyou Yang 	struct atmel_mpddrc_config ddr2;
273ff255e83SBo Shen 	unsigned long csa;
274ff255e83SBo Shen 
275ff255e83SBo Shen 	ddr2_conf(&ddr2);
276ff255e83SBo Shen 
277ff255e83SBo Shen 	/* enable DDR2 clock */
278c982f6b9SErik van Luijk 	writel(AT91_PMC_DDR, &pmc->scer);
279ff255e83SBo Shen 
280ff255e83SBo Shen 	/* Chip select 1 is for DDR2/SDRAM */
281ff255e83SBo Shen 	csa = readl(&matrix->ebicsa);
282ff255e83SBo Shen 	csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
283ff255e83SBo Shen 	csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
284ff255e83SBo Shen 	csa |= AT91_MATRIX_EBI_DBPD_OFF;
285ff255e83SBo Shen 	csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
286ff255e83SBo Shen 	writel(csa, &matrix->ebicsa);
287ff255e83SBo Shen 
288ff255e83SBo Shen 	/* DDRAM2 Controller initialize */
2890c01c3e8SErik van Luijk 	ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
290ff255e83SBo Shen }
291ff255e83SBo Shen #endif
292