1*7b9cb494SStephen Warren /** @file */ 2*7b9cb494SStephen Warren 3*7b9cb494SStephen Warren #ifndef _MACH_T186_CLK_T186_H 4*7b9cb494SStephen Warren #define _MACH_T186_CLK_T186_H 5*7b9cb494SStephen Warren 6*7b9cb494SStephen Warren /** 7*7b9cb494SStephen Warren * @defgroup clock_ids Clock Identifiers 8*7b9cb494SStephen Warren * @{ 9*7b9cb494SStephen Warren * @defgroup extern_input external input clocks 10*7b9cb494SStephen Warren * @{ 11*7b9cb494SStephen Warren * @def TEGRA186_CLK_OSC 12*7b9cb494SStephen Warren * @def TEGRA186_CLK_CLK_32K 13*7b9cb494SStephen Warren * @def TEGRA186_CLK_DTV_INPUT 14*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR0_PAD_CLKOUT 15*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR1_PAD_CLKOUT 16*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S1_SYNC_INPUT 17*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S2_SYNC_INPUT 18*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S3_SYNC_INPUT 19*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S4_SYNC_INPUT 20*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S5_SYNC_INPUT 21*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S6_SYNC_INPUT 22*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPDIFIN_SYNC_INPUT 23*7b9cb494SStephen Warren * @} 24*7b9cb494SStephen Warren * 25*7b9cb494SStephen Warren * @defgroup extern_output external output clocks 26*7b9cb494SStephen Warren * @{ 27*7b9cb494SStephen Warren * @def TEGRA186_CLK_EXTPERIPH1 28*7b9cb494SStephen Warren * @def TEGRA186_CLK_EXTPERIPH2 29*7b9cb494SStephen Warren * @def TEGRA186_CLK_EXTPERIPH3 30*7b9cb494SStephen Warren * @def TEGRA186_CLK_EXTPERIPH4 31*7b9cb494SStephen Warren * @} 32*7b9cb494SStephen Warren * 33*7b9cb494SStephen Warren * @defgroup display_clks display related clocks 34*7b9cb494SStephen Warren * @{ 35*7b9cb494SStephen Warren * @def TEGRA186_CLK_CEC 36*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSIC 37*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSIC_LP 38*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSID 39*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSID_LP 40*7b9cb494SStephen Warren * @def TEGRA186_CLK_DPAUX1 41*7b9cb494SStephen Warren * @def TEGRA186_CLK_DPAUX 42*7b9cb494SStephen Warren * @def TEGRA186_CLK_HDA2HDMICODEC 43*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAY_DISP 44*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAY_DSC 45*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAY_P0 46*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAY_P1 47*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAY_P2 48*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDISPLAYHUB 49*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR_SAFE 50*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR0 51*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR0_OUT 52*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR1 53*7b9cb494SStephen Warren * @def TEGRA186_CLK_SOR1_OUT 54*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSI 55*7b9cb494SStephen Warren * @def TEGRA186_CLK_MIPI_CAL 56*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSIA_LP 57*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSIB 58*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSIB_LP 59*7b9cb494SStephen Warren * @} 60*7b9cb494SStephen Warren * 61*7b9cb494SStephen Warren * @defgroup camera_clks camera related clocks 62*7b9cb494SStephen Warren * @{ 63*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVCSI 64*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVCSILP 65*7b9cb494SStephen Warren * @def TEGRA186_CLK_VI 66*7b9cb494SStephen Warren * @} 67*7b9cb494SStephen Warren * 68*7b9cb494SStephen Warren * @defgroup audio_clks audio related clocks 69*7b9cb494SStephen Warren * @{ 70*7b9cb494SStephen Warren * @def TEGRA186_CLK_ACLK 71*7b9cb494SStephen Warren * @def TEGRA186_CLK_ADSP 72*7b9cb494SStephen Warren * @def TEGRA186_CLK_ADSPNEON 73*7b9cb494SStephen Warren * @def TEGRA186_CLK_AHUB 74*7b9cb494SStephen Warren * @def TEGRA186_CLK_APE 75*7b9cb494SStephen Warren * @def TEGRA186_CLK_APB2APE 76*7b9cb494SStephen Warren * @def TEGRA186_CLK_AUD_MCLK 77*7b9cb494SStephen Warren * @def TEGRA186_CLK_DMIC1 78*7b9cb494SStephen Warren * @def TEGRA186_CLK_DMIC2 79*7b9cb494SStephen Warren * @def TEGRA186_CLK_DMIC3 80*7b9cb494SStephen Warren * @def TEGRA186_CLK_DMIC4 81*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSPK1 82*7b9cb494SStephen Warren * @def TEGRA186_CLK_DSPK2 83*7b9cb494SStephen Warren * @def TEGRA186_CLK_HDA 84*7b9cb494SStephen Warren * @def TEGRA186_CLK_HDA2CODEC_2X 85*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S1 86*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S2 87*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S3 88*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S4 89*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S5 90*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2S6 91*7b9cb494SStephen Warren * @def TEGRA186_CLK_MAUD 92*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLL_A_OUT0 93*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPDIF_DOUBLER 94*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPDIF_IN 95*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPDIF_OUT 96*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DMIC1 97*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DMIC2 98*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DMIC3 99*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DMIC4 100*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DMIC5 101*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DSPK1 102*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_DSPK2 103*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S1 104*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S2 105*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S3 106*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S4 107*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S5 108*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_I2S6 109*7b9cb494SStephen Warren * @def TEGRA186_CLK_SYNC_SPDIF 110*7b9cb494SStephen Warren * @} 111*7b9cb494SStephen Warren * 112*7b9cb494SStephen Warren * @defgroup uart_clks UART clocks 113*7b9cb494SStephen Warren * @{ 114*7b9cb494SStephen Warren * @def TEGRA186_CLK_AON_UART_FST_MIPI_CAL 115*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTA 116*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTB 117*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTC 118*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTD 119*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTE 120*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTF 121*7b9cb494SStephen Warren * @def TEGRA186_CLK_UARTG 122*7b9cb494SStephen Warren * @def TEGRA186_CLK_UART_FST_MIPI_CAL 123*7b9cb494SStephen Warren * @} 124*7b9cb494SStephen Warren * 125*7b9cb494SStephen Warren * @defgroup i2c_clks I2C clocks 126*7b9cb494SStephen Warren * @{ 127*7b9cb494SStephen Warren * @def TEGRA186_CLK_AON_I2C_SLOW 128*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C1 129*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C2 130*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C3 131*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C4 132*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C5 133*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C6 134*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C8 135*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C9 136*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C1 137*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C12 138*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C13 139*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C14 140*7b9cb494SStephen Warren * @def TEGRA186_CLK_I2C_SLOW 141*7b9cb494SStephen Warren * @def TEGRA186_CLK_VI_I2C 142*7b9cb494SStephen Warren * @} 143*7b9cb494SStephen Warren * 144*7b9cb494SStephen Warren * @defgroup spi_clks SPI clocks 145*7b9cb494SStephen Warren * @{ 146*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPI1 147*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPI2 148*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPI3 149*7b9cb494SStephen Warren * @def TEGRA186_CLK_SPI4 150*7b9cb494SStephen Warren * @} 151*7b9cb494SStephen Warren * 152*7b9cb494SStephen Warren * @defgroup storage storage related clocks 153*7b9cb494SStephen Warren * @{ 154*7b9cb494SStephen Warren * @def TEGRA186_CLK_SATA 155*7b9cb494SStephen Warren * @def TEGRA186_CLK_SATA_OOB 156*7b9cb494SStephen Warren * @def TEGRA186_CLK_SATA_IOBIST 157*7b9cb494SStephen Warren * @def TEGRA186_CLK_SDMMC_LEGACY_TM 158*7b9cb494SStephen Warren * @def TEGRA186_CLK_SDMMC1 159*7b9cb494SStephen Warren * @def TEGRA186_CLK_SDMMC2 160*7b9cb494SStephen Warren * @def TEGRA186_CLK_SDMMC3 161*7b9cb494SStephen Warren * @def TEGRA186_CLK_SDMMC4 162*7b9cb494SStephen Warren * @def TEGRA186_CLK_QSPI 163*7b9cb494SStephen Warren * @def TEGRA186_CLK_QSPI_OUT 164*7b9cb494SStephen Warren * @def TEGRA186_CLK_UFSDEV_REF 165*7b9cb494SStephen Warren * @def TEGRA186_CLK_UFSHC 166*7b9cb494SStephen Warren * @} 167*7b9cb494SStephen Warren * 168*7b9cb494SStephen Warren * @defgroup pwm_clks PWM clocks 169*7b9cb494SStephen Warren * @{ 170*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM1 171*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM2 172*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM3 173*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM4 174*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM5 175*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM6 176*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM7 177*7b9cb494SStephen Warren * @def TEGRA186_CLK_PWM8 178*7b9cb494SStephen Warren * @} 179*7b9cb494SStephen Warren * 180*7b9cb494SStephen Warren * @defgroup plls PLLs and related clocks 181*7b9cb494SStephen Warren * @{ 182*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_OUT_GATED 183*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_OUT1 184*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLD_OUT1 185*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLP_OUT0 186*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLP_OUT5 187*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLA 188*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLE_PWRSEQ 189*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLA_OUT1 190*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_REF 191*7b9cb494SStephen Warren * @def TEGRA186_CLK_UPHY_PLL0_PWRSEQ 192*7b9cb494SStephen Warren * @def TEGRA186_CLK_UPHY_PLL1_PWRSEQ 193*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_PLLE_PASSTHROUGH 194*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_PEX 195*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_IDDQ 196*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC_OUT_AON 197*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC_OUT_ISP 198*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC_OUT_VE 199*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_OUT 200*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_OUT 201*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_PLL_REF 202*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLE 203*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC 204*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLP 205*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLD 206*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLD2 207*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_VCO 208*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC2 209*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC3 210*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLDP 211*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_VCO 212*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLA1 213*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLNVCSI 214*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLDISPHUB 215*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLD3 216*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLBPMPCAM 217*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLAON 218*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLU 219*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_VCO_DIV2 220*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLL_REF 221*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLREFE_OUT1_DIV5 222*7b9cb494SStephen Warren * @def TEGRA186_CLK_UTMIP_PLL_PWRSEQ 223*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLL_U_48M 224*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLL_U_480M 225*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_OUT0 226*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_OUT1 227*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_OUT2 228*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLC4_OUT_MUX 229*7b9cb494SStephen Warren * @def TEGRA186_CLK_DFLLDISP_DIV 230*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLDISPHUB_DIV 231*7b9cb494SStephen Warren * @def TEGRA186_CLK_PLLP_DIV8 232*7b9cb494SStephen Warren * @} 233*7b9cb494SStephen Warren * 234*7b9cb494SStephen Warren * @defgroup nafll_clks NAFLL clock sources 235*7b9cb494SStephen Warren * @{ 236*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_AXI_CBB 237*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_BCPU 238*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_BPMP 239*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_DISP 240*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_GPU 241*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_ISP 242*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_MCPU 243*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_NVDEC 244*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_NVENC 245*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_NVJPG 246*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_SCE 247*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_SE 248*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_TSEC 249*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_TSECB 250*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_VI 251*7b9cb494SStephen Warren * @def TEGRA186_CLK_NAFLL_VIC 252*7b9cb494SStephen Warren * @} 253*7b9cb494SStephen Warren * 254*7b9cb494SStephen Warren * @defgroup mphy MPHY related clocks 255*7b9cb494SStephen Warren * @{ 256*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L0_RX_SYMB 257*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L0_RX_LS_BIT 258*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L0_TX_SYMB 259*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L0_TX_LS_3XBIT 260*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L0_RX_ANA 261*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_L1_RX_ANA 262*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_IOBIST 263*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_TX_1MHZ_REF 264*7b9cb494SStephen Warren * @def TEGRA186_CLK_MPHY_CORE_PLL_FIXED 265*7b9cb494SStephen Warren * @} 266*7b9cb494SStephen Warren * 267*7b9cb494SStephen Warren * @defgroup eavb EAVB related clocks 268*7b9cb494SStephen Warren * @{ 269*7b9cb494SStephen Warren * @def TEGRA186_CLK_EQOS_AXI 270*7b9cb494SStephen Warren * @def TEGRA186_CLK_EQOS_PTP_REF 271*7b9cb494SStephen Warren * @def TEGRA186_CLK_EQOS_RX 272*7b9cb494SStephen Warren * @def TEGRA186_CLK_EQOS_RX_INPUT 273*7b9cb494SStephen Warren * @def TEGRA186_CLK_EQOS_TX 274*7b9cb494SStephen Warren * @} 275*7b9cb494SStephen Warren * 276*7b9cb494SStephen Warren * @defgroup usb USB related clocks 277*7b9cb494SStephen Warren * @{ 278*7b9cb494SStephen Warren * @def TEGRA186_CLK_PEX_USB_PAD0_MGMT 279*7b9cb494SStephen Warren * @def TEGRA186_CLK_PEX_USB_PAD1_MGMT 280*7b9cb494SStephen Warren * @def TEGRA186_CLK_HSIC_TRK 281*7b9cb494SStephen Warren * @def TEGRA186_CLK_USB2_TRK 282*7b9cb494SStephen Warren * @def TEGRA186_CLK_USB2_HSIC_TRK 283*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_CORE_SS 284*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_CORE_DEV 285*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_FALCON 286*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_FS 287*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB 288*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_DEV 289*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_HOST 290*7b9cb494SStephen Warren * @def TEGRA186_CLK_XUSB_SS 291*7b9cb494SStephen Warren * @} 292*7b9cb494SStephen Warren * 293*7b9cb494SStephen Warren * @defgroup bigblock compute block related clocks 294*7b9cb494SStephen Warren * @{ 295*7b9cb494SStephen Warren * @def TEGRA186_CLK_GPCCLK 296*7b9cb494SStephen Warren * @def TEGRA186_CLK_GPC2CLK 297*7b9cb494SStephen Warren * @def TEGRA186_CLK_GPU 298*7b9cb494SStephen Warren * @def TEGRA186_CLK_HOST1X 299*7b9cb494SStephen Warren * @def TEGRA186_CLK_ISP 300*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVDEC 301*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVENC 302*7b9cb494SStephen Warren * @def TEGRA186_CLK_NVJPG 303*7b9cb494SStephen Warren * @def TEGRA186_CLK_SE 304*7b9cb494SStephen Warren * @def TEGRA186_CLK_TSEC 305*7b9cb494SStephen Warren * @def TEGRA186_CLK_TSECB 306*7b9cb494SStephen Warren * @def TEGRA186_CLK_VIC 307*7b9cb494SStephen Warren * @} 308*7b9cb494SStephen Warren * 309*7b9cb494SStephen Warren * @defgroup can CAN bus related clocks 310*7b9cb494SStephen Warren * @{ 311*7b9cb494SStephen Warren * @def TEGRA186_CLK_CAN1 312*7b9cb494SStephen Warren * @def TEGRA186_CLK_CAN1_HOST 313*7b9cb494SStephen Warren * @def TEGRA186_CLK_CAN2 314*7b9cb494SStephen Warren * @def TEGRA186_CLK_CAN2_HOST 315*7b9cb494SStephen Warren * @} 316*7b9cb494SStephen Warren * 317*7b9cb494SStephen Warren * @defgroup system basic system clocks 318*7b9cb494SStephen Warren * @{ 319*7b9cb494SStephen Warren * @def TEGRA186_CLK_ACTMON 320*7b9cb494SStephen Warren * @def TEGRA186_CLK_AON_APB 321*7b9cb494SStephen Warren * @def TEGRA186_CLK_AON_CPU_NIC 322*7b9cb494SStephen Warren * @def TEGRA186_CLK_AON_NIC 323*7b9cb494SStephen Warren * @def TEGRA186_CLK_AXI_CBB 324*7b9cb494SStephen Warren * @def TEGRA186_CLK_BPMP_APB 325*7b9cb494SStephen Warren * @def TEGRA186_CLK_BPMP_CPU_NIC 326*7b9cb494SStephen Warren * @def TEGRA186_CLK_BPMP_NIC_RATE 327*7b9cb494SStephen Warren * @def TEGRA186_CLK_CLK_M 328*7b9cb494SStephen Warren * @def TEGRA186_CLK_EMC 329*7b9cb494SStephen Warren * @def TEGRA186_CLK_MSS_ENCRYPT 330*7b9cb494SStephen Warren * @def TEGRA186_CLK_SCE_APB 331*7b9cb494SStephen Warren * @def TEGRA186_CLK_SCE_CPU_NIC 332*7b9cb494SStephen Warren * @def TEGRA186_CLK_SCE_NIC 333*7b9cb494SStephen Warren * @def TEGRA186_CLK_TSC 334*7b9cb494SStephen Warren * @} 335*7b9cb494SStephen Warren * 336*7b9cb494SStephen Warren * @defgroup pcie_clks PCIe related clocks 337*7b9cb494SStephen Warren * @{ 338*7b9cb494SStephen Warren * @def TEGRA186_CLK_AFI 339*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIE 340*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIE2_IOBIST 341*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIERX0 342*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIERX1 343*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIERX2 344*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIERX3 345*7b9cb494SStephen Warren * @def TEGRA186_CLK_PCIERX4 346*7b9cb494SStephen Warren * @} 347*7b9cb494SStephen Warren */ 348*7b9cb494SStephen Warren 349*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_FUSE */ 350*7b9cb494SStephen Warren #define TEGRA186_CLK_FUSE 0 351*7b9cb494SStephen Warren /** 352*7b9cb494SStephen Warren * @brief It's not what you think 353*7b9cb494SStephen Warren * @details output of gate CLK_ENB_GPU. This output connects to the GPU 354*7b9cb494SStephen Warren * pwrclk. @warning: This is almost certainly not the clock you think 355*7b9cb494SStephen Warren * it is. If you're looking for the clock of the graphics engine, see 356*7b9cb494SStephen Warren * TEGRA186_GPCCLK 357*7b9cb494SStephen Warren */ 358*7b9cb494SStephen Warren #define TEGRA186_CLK_GPU 1 359*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIE */ 360*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIE 3 361*7b9cb494SStephen Warren /** @brief output of the divider IPFS_CLK_DIVISOR */ 362*7b9cb494SStephen Warren #define TEGRA186_CLK_AFI 4 363*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIE2_IOBIST */ 364*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIE2_IOBIST 5 365*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIERX0*/ 366*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIERX0 6 367*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIERX1*/ 368*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIERX1 7 369*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIERX2*/ 370*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIERX2 8 371*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIERX3*/ 372*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIERX3 9 373*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PCIERX4*/ 374*7b9cb494SStephen Warren #define TEGRA186_CLK_PCIERX4 10 375*7b9cb494SStephen Warren /** @brief output branch of PLL_C for ISP, controlled by gate CLK_ENB_PLLC_OUT_ISP */ 376*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC_OUT_ISP 11 377*7b9cb494SStephen Warren /** @brief output branch of PLL_C for VI, controlled by gate CLK_ENB_PLLC_OUT_VE */ 378*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC_OUT_VE 12 379*7b9cb494SStephen Warren /** @brief output branch of PLL_C for AON domain, controlled by gate CLK_ENB_PLLC_OUT_AON */ 380*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC_OUT_AON 13 381*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_SOR_SAFE */ 382*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR_SAFE 39 383*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S2 */ 384*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S2 42 385*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S3 */ 386*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S3 43 387*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPDF_IN */ 388*7b9cb494SStephen Warren #define TEGRA186_CLK_SPDIF_IN 44 389*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_SPDIF_DOUBLER */ 390*7b9cb494SStephen Warren #define TEGRA186_CLK_SPDIF_DOUBLER 45 391*7b9cb494SStephen Warren /** @clkdesc{spi_clks, out, mux, CLK_RST_CONTROLLER_CLK_SOURCE_SPI3} */ 392*7b9cb494SStephen Warren #define TEGRA186_CLK_SPI3 46 393*7b9cb494SStephen Warren /** @clkdesc{i2c_clks, out, mux, CLK_RST_CONTROLLER_CLK_SOURCE_I2C1} */ 394*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C1 47 395*7b9cb494SStephen Warren /** @clkdesc{i2c_clks, out, mux, CLK_RST_CONTROLLER_CLK_SOURCE_I2C5} */ 396*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C5 48 397*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI1 */ 398*7b9cb494SStephen Warren #define TEGRA186_CLK_SPI1 49 399*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_ISP */ 400*7b9cb494SStephen Warren #define TEGRA186_CLK_ISP 50 401*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VI */ 402*7b9cb494SStephen Warren #define TEGRA186_CLK_VI 51 403*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC1 */ 404*7b9cb494SStephen Warren #define TEGRA186_CLK_SDMMC1 52 405*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC2 */ 406*7b9cb494SStephen Warren #define TEGRA186_CLK_SDMMC2 53 407*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC4 */ 408*7b9cb494SStephen Warren #define TEGRA186_CLK_SDMMC4 54 409*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTA */ 410*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTA 55 411*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTB */ 412*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTB 56 413*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HOST1X */ 414*7b9cb494SStephen Warren #define TEGRA186_CLK_HOST1X 57 415*7b9cb494SStephen Warren /** 416*7b9cb494SStephen Warren * @brief controls the EMC clock frequency. 417*7b9cb494SStephen Warren * @details Doing a clk_set_rate on this clock will select the 418*7b9cb494SStephen Warren * appropriate clock source, program the source rate and execute a 419*7b9cb494SStephen Warren * specific sequence to switch to the new clock source for both memory 420*7b9cb494SStephen Warren * controllers. This can be used to control the balance between memory 421*7b9cb494SStephen Warren * throughput and memory controller power. 422*7b9cb494SStephen Warren */ 423*7b9cb494SStephen Warren #define TEGRA186_CLK_EMC 58 424*7b9cb494SStephen Warren /* @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH4 */ 425*7b9cb494SStephen Warren #define TEGRA186_CLK_EXTPERIPH4 73 426*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI4 */ 427*7b9cb494SStephen Warren #define TEGRA186_CLK_SPI4 74 428*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C3 */ 429*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C3 75 430*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC3 */ 431*7b9cb494SStephen Warren #define TEGRA186_CLK_SDMMC3 76 432*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTD */ 433*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTD 77 434*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S1 */ 435*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S1 79 436*7b9cb494SStephen Warren /** output of gate CLK_ENB_DTV */ 437*7b9cb494SStephen Warren #define TEGRA186_CLK_DTV 80 438*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TSEC */ 439*7b9cb494SStephen Warren #define TEGRA186_CLK_TSEC 81 440*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DP2 */ 441*7b9cb494SStephen Warren #define TEGRA186_CLK_DP2 82 442*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S4 */ 443*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S4 84 444*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S5 */ 445*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S5 85 446*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C4 */ 447*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C4 86 448*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AHUB */ 449*7b9cb494SStephen Warren #define TEGRA186_CLK_AHUB 87 450*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HDA2CODEC_2X */ 451*7b9cb494SStephen Warren #define TEGRA186_CLK_HDA2CODEC_2X 88 452*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH1 */ 453*7b9cb494SStephen Warren #define TEGRA186_CLK_EXTPERIPH1 89 454*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH2 */ 455*7b9cb494SStephen Warren #define TEGRA186_CLK_EXTPERIPH2 90 456*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH3 */ 457*7b9cb494SStephen Warren #define TEGRA186_CLK_EXTPERIPH3 91 458*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C_SLOW */ 459*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C_SLOW 92 460*7b9cb494SStephen Warren /** @brief output of the SOR1_CLK_SRC mux in CLK_RST_CONTROLLER_CLK_SOURCE_SOR1 */ 461*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR1 93 462*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_CEC */ 463*7b9cb494SStephen Warren #define TEGRA186_CLK_CEC 94 464*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DPAUX1 */ 465*7b9cb494SStephen Warren #define TEGRA186_CLK_DPAUX1 95 466*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DPAUX */ 467*7b9cb494SStephen Warren #define TEGRA186_CLK_DPAUX 96 468*7b9cb494SStephen Warren /** @brief output of the SOR0_CLK_SRC mux in CLK_RST_CONTROLLER_CLK_SOURCE_SOR0 */ 469*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR0 97 470*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_HDA2HDMICODEC */ 471*7b9cb494SStephen Warren #define TEGRA186_CLK_HDA2HDMICODEC 98 472*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SATA */ 473*7b9cb494SStephen Warren #define TEGRA186_CLK_SATA 99 474*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_SATA_OOB */ 475*7b9cb494SStephen Warren #define TEGRA186_CLK_SATA_OOB 100 476*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_SATA_IOBIST */ 477*7b9cb494SStephen Warren #define TEGRA186_CLK_SATA_IOBIST 101 478*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HDA */ 479*7b9cb494SStephen Warren #define TEGRA186_CLK_HDA 102 480*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SE */ 481*7b9cb494SStephen Warren #define TEGRA186_CLK_SE 103 482*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_APB2APE */ 483*7b9cb494SStephen Warren #define TEGRA186_CLK_APB2APE 104 484*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_APE */ 485*7b9cb494SStephen Warren #define TEGRA186_CLK_APE 105 486*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_IQC1 */ 487*7b9cb494SStephen Warren #define TEGRA186_CLK_IQC1 106 488*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_IQC2 */ 489*7b9cb494SStephen Warren #define TEGRA186_CLK_IQC2 107 490*7b9cb494SStephen Warren /** divide by 2 version of TEGRA186_CLK_PLLREFE_VCO */ 491*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_OUT 108 492*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PLLREFE_PLL_REF */ 493*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_PLL_REF 109 494*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PLLC4_OUT */ 495*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_OUT 110 496*7b9cb494SStephen Warren /** @brief output of mux xusb_core_clk_switch on page 67 of T186_Clocks_IAS.doc */ 497*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB 111 498*7b9cb494SStephen Warren /** controls xusb_dev_ce signal on page 66 and 67 of T186_Clocks_IAS.doc */ 499*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_DEV 112 500*7b9cb494SStephen Warren /** controls xusb_host_ce signal on page 67 of T186_Clocks_IAS.doc */ 501*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_HOST 113 502*7b9cb494SStephen Warren /** controls xusb_ss_ce signal on page 67 of T186_Clocks_IAS.doc */ 503*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_SS 114 504*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DSI */ 505*7b9cb494SStephen Warren #define TEGRA186_CLK_DSI 115 506*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_MIPI_CAL */ 507*7b9cb494SStephen Warren #define TEGRA186_CLK_MIPI_CAL 116 508*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSIA_LP */ 509*7b9cb494SStephen Warren #define TEGRA186_CLK_DSIA_LP 117 510*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DSIB */ 511*7b9cb494SStephen Warren #define TEGRA186_CLK_DSIB 118 512*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSIB_LP */ 513*7b9cb494SStephen Warren #define TEGRA186_CLK_DSIB_LP 119 514*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC1 */ 515*7b9cb494SStephen Warren #define TEGRA186_CLK_DMIC1 122 516*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC2 */ 517*7b9cb494SStephen Warren #define TEGRA186_CLK_DMIC2 123 518*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AUD_MCLK */ 519*7b9cb494SStephen Warren #define TEGRA186_CLK_AUD_MCLK 124 520*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C6 */ 521*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C6 125 522*7b9cb494SStephen Warren /**output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UART_FST_MIPI_CAL */ 523*7b9cb494SStephen Warren #define TEGRA186_CLK_UART_FST_MIPI_CAL 126 524*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VIC */ 525*7b9cb494SStephen Warren #define TEGRA186_CLK_VIC 127 526*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC_LEGACY_TM */ 527*7b9cb494SStephen Warren #define TEGRA186_CLK_SDMMC_LEGACY_TM 128 528*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDEC */ 529*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDEC 129 530*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVJPG */ 531*7b9cb494SStephen Warren #define TEGRA186_CLK_NVJPG 130 532*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVENC */ 533*7b9cb494SStephen Warren #define TEGRA186_CLK_NVENC 131 534*7b9cb494SStephen Warren /** @brief output of the QSPI_CLK_SRC mux in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI */ 535*7b9cb494SStephen Warren #define TEGRA186_CLK_QSPI 132 536*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VI_I2C */ 537*7b9cb494SStephen Warren #define TEGRA186_CLK_VI_I2C 133 538*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_HSIC_TRK */ 539*7b9cb494SStephen Warren #define TEGRA186_CLK_HSIC_TRK 134 540*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_USB2_TRK */ 541*7b9cb494SStephen Warren #define TEGRA186_CLK_USB2_TRK 135 542*7b9cb494SStephen Warren /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_MAUD */ 543*7b9cb494SStephen Warren #define TEGRA186_CLK_MAUD 136 544*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TSECB */ 545*7b9cb494SStephen Warren #define TEGRA186_CLK_TSECB 137 546*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_ADSP */ 547*7b9cb494SStephen Warren #define TEGRA186_CLK_ADSP 138 548*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_ADSPNEON */ 549*7b9cb494SStephen Warren #define TEGRA186_CLK_ADSPNEON 139 550*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_RX_LS_SYMB */ 551*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L0_RX_SYMB 140 552*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_MPHY_L0_RX_LS_BIT */ 553*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L0_RX_LS_BIT 141 554*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_TX_LS_SYMB */ 555*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L0_TX_SYMB 142 556*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_MPHY_L0_TX_LS_3XBIT */ 557*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L0_TX_LS_3XBIT 143 558*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_MPHY_L0_RX_ANA */ 559*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L0_RX_ANA 144 560*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_MPHY_L1_RX_ANA */ 561*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_L1_RX_ANA 145 562*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_IOBIST */ 563*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_IOBIST 146 564*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_TX_1MHZ_REF */ 565*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_TX_1MHZ_REF 147 566*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_CORE_PLL_FIXED */ 567*7b9cb494SStephen Warren #define TEGRA186_CLK_MPHY_CORE_PLL_FIXED 148 568*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AXI_CBB */ 569*7b9cb494SStephen Warren #define TEGRA186_CLK_AXI_CBB 149 570*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC3 */ 571*7b9cb494SStephen Warren #define TEGRA186_CLK_DMIC3 150 572*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC4 */ 573*7b9cb494SStephen Warren #define TEGRA186_CLK_DMIC4 151 574*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK1 */ 575*7b9cb494SStephen Warren #define TEGRA186_CLK_DSPK1 152 576*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK2 */ 577*7b9cb494SStephen Warren #define TEGRA186_CLK_DSPK2 153 578*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C6 */ 579*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S6 154 580*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_P0 */ 581*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAY_P0 155 582*7b9cb494SStephen Warren /** @brief output of the NVDISPLAY_DISP_CLK_SRC mux in CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_DISP */ 583*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAY_DISP 156 584*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_NVDISPLAY_DSC */ 585*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAY_DSC 157 586*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAYHUB */ 587*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAYHUB 158 588*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_P1 */ 589*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAY_P1 159 590*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_P2 */ 591*7b9cb494SStephen Warren #define TEGRA186_CLK_NVDISPLAY_P2 160 592*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TACH */ 593*7b9cb494SStephen Warren #define TEGRA186_CLK_TACH 166 594*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_EQOS */ 595*7b9cb494SStephen Warren #define TEGRA186_CLK_EQOS_AXI 167 596*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_EQOS_RX */ 597*7b9cb494SStephen Warren #define TEGRA186_CLK_EQOS_RX 168 598*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSHC_CG_SYS */ 599*7b9cb494SStephen Warren #define TEGRA186_CLK_UFSHC 178 600*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSDEV_REF */ 601*7b9cb494SStephen Warren #define TEGRA186_CLK_UFSDEV_REF 179 602*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSI */ 603*7b9cb494SStephen Warren #define TEGRA186_CLK_NVCSI 180 604*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSILP */ 605*7b9cb494SStephen Warren #define TEGRA186_CLK_NVCSILP 181 606*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C7 */ 607*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C7 182 608*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C9 */ 609*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C9 183 610*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C12 */ 611*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C12 184 612*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C13 */ 613*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C13 185 614*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C14 */ 615*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C14 186 616*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM1 */ 617*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM1 187 618*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM2 */ 619*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM2 188 620*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM3 */ 621*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM3 189 622*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM5 */ 623*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM5 190 624*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM6 */ 625*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM6 191 626*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM7 */ 627*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM7 192 628*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM8 */ 629*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM8 193 630*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTE */ 631*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTE 194 632*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTF */ 633*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTF 195 634*7b9cb494SStephen Warren /** @deprecated */ 635*7b9cb494SStephen Warren #define TEGRA186_CLK_DBGAPB 196 636*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_BPMP_CPU_NIC */ 637*7b9cb494SStephen Warren #define TEGRA186_CLK_BPMP_CPU_NIC 197 638*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_BPMP_APB */ 639*7b9cb494SStephen Warren #define TEGRA186_CLK_BPMP_APB 199 640*7b9cb494SStephen Warren /** @brief output of mux controlled by TEGRA186_CLK_SOC_ACTMON */ 641*7b9cb494SStephen Warren #define TEGRA186_CLK_ACTMON 201 642*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_CPU_NIC */ 643*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_CPU_NIC 208 644*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN1 */ 645*7b9cb494SStephen Warren #define TEGRA186_CLK_CAN1 210 646*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_CAN1_HOST */ 647*7b9cb494SStephen Warren #define TEGRA186_CLK_CAN1_HOST 211 648*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN2 */ 649*7b9cb494SStephen Warren #define TEGRA186_CLK_CAN2 212 650*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_CAN2_HOST */ 651*7b9cb494SStephen Warren #define TEGRA186_CLK_CAN2_HOST 213 652*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_APB */ 653*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_APB 214 654*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTC */ 655*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTC 215 656*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTG */ 657*7b9cb494SStephen Warren #define TEGRA186_CLK_UARTG 216 658*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_UART_FST_MIPI_CAL */ 659*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_UART_FST_MIPI_CAL 217 660*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C2 */ 661*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C2 218 662*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C8 */ 663*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C8 219 664*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C10 */ 665*7b9cb494SStephen Warren #define TEGRA186_CLK_I2C10 220 666*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_I2C_SLOW */ 667*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_I2C_SLOW 221 668*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI2 */ 669*7b9cb494SStephen Warren #define TEGRA186_CLK_SPI2 222 670*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC5 */ 671*7b9cb494SStephen Warren #define TEGRA186_CLK_DMIC5 223 672*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_TOUCH */ 673*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_TOUCH 224 674*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM4 */ 675*7b9cb494SStephen Warren #define TEGRA186_CLK_PWM4 225 676*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TSC. This clock object is read only and is used for all timers in the system. */ 677*7b9cb494SStephen Warren #define TEGRA186_CLK_TSC 226 678*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_MSS_ENCRYPT */ 679*7b9cb494SStephen Warren #define TEGRA186_CLK_MSS_ENCRYPT 227 680*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SCE_CPU_NIC */ 681*7b9cb494SStephen Warren #define TEGRA186_CLK_SCE_CPU_NIC 228 682*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SCE_APB */ 683*7b9cb494SStephen Warren #define TEGRA186_CLK_SCE_APB 230 684*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DSIC */ 685*7b9cb494SStephen Warren #define TEGRA186_CLK_DSIC 231 686*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSIC_LP */ 687*7b9cb494SStephen Warren #define TEGRA186_CLK_DSIC_LP 232 688*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_DSID */ 689*7b9cb494SStephen Warren #define TEGRA186_CLK_DSID 233 690*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSID_LP */ 691*7b9cb494SStephen Warren #define TEGRA186_CLK_DSID_LP 234 692*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_PEX_SATA_USB_RX_BYP */ 693*7b9cb494SStephen Warren #define TEGRA186_CLK_PEX_SATA_USB_RX_BYP 236 694*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPDIF_OUT */ 695*7b9cb494SStephen Warren #define TEGRA186_CLK_SPDIF_OUT 238 696*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_PTP_REF_CLK_0 */ 697*7b9cb494SStephen Warren #define TEGRA186_CLK_EQOS_PTP_REF 239 698*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_TX_CLK */ 699*7b9cb494SStephen Warren #define TEGRA186_CLK_EQOS_TX 240 700*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_USB2_HSIC_TRK */ 701*7b9cb494SStephen Warren #define TEGRA186_CLK_USB2_HSIC_TRK 241 702*7b9cb494SStephen Warren /** @brief output of mux xusb_ss_clk_switch on page 66 of T186_Clocks_IAS.doc */ 703*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_CORE_SS 242 704*7b9cb494SStephen Warren /** @brief output of mux xusb_core_dev_clk_switch on page 67 of T186_Clocks_IAS.doc */ 705*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_CORE_DEV 243 706*7b9cb494SStephen Warren /** @brief output of mux xusb_core_falcon_clk_switch on page 67 of T186_Clocks_IAS.doc */ 707*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_FALCON 244 708*7b9cb494SStephen Warren /** @brief output of mux xusb_fs_clk_switch on page 66 of T186_Clocks_IAS.doc */ 709*7b9cb494SStephen Warren #define TEGRA186_CLK_XUSB_FS 245 710*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_PLLA_OUT */ 711*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_A_OUT0 246 712*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S1 */ 713*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S1 247 714*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S2 */ 715*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S2 248 716*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S3 */ 717*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S3 249 718*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S4 */ 719*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S4 250 720*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S5 */ 721*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S5 251 722*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S6 */ 723*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_I2S6 252 724*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK1 */ 725*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DSPK1 253 726*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK2 */ 727*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DSPK2 254 728*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC1 */ 729*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DMIC1 255 730*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC2 */ 731*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DMIC2 256 732*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC3 */ 733*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DMIC3 257 734*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC4 */ 735*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_DMIC4 259 736*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_SPDIF */ 737*7b9cb494SStephen Warren #define TEGRA186_CLK_SYNC_SPDIF 260 738*7b9cb494SStephen Warren /** @brief output of gate CLK_ENB_PLLREFE_OUT */ 739*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_OUT_GATED 261 740*7b9cb494SStephen Warren /** @brief output of the divider PLLREFE_DIVP in CLK_RST_CONTROLLER_PLLREFE_BASE. PLLREFE has 2 outputs: 741*7b9cb494SStephen Warren * * VCO/pdiv defined by this clock object 742*7b9cb494SStephen Warren * * VCO/2 defined by TEGRA186_CLK_PLLREFE_OUT 743*7b9cb494SStephen Warren */ 744*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_OUT1 262 745*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLD_OUT1 267 746*7b9cb494SStephen Warren /** @brief output of the divider PLLP_DIVP in CLK_RST_CONTROLLER_PLLP_BASE */ 747*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLP_OUT0 269 748*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_PLLP_OUTC */ 749*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLP_OUT5 270 750*7b9cb494SStephen Warren /** PLL controlled by CLK_RST_CONTROLLER_PLLA_BASE for use by audio clocks */ 751*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLA 271 752*7b9cb494SStephen Warren /** @brief output of mux controlled by CLK_RST_CONTROLLER_ACLK_BURST_POLICY divided by the divider controlled by ACLK_CLK_DIVISOR in CLK_RST_CONTROLLER_SUPER_ACLK_DIVIDER */ 753*7b9cb494SStephen Warren #define TEGRA186_CLK_ACLK 273 754*7b9cb494SStephen Warren /** fixed 48MHz clock divided down from TEGRA186_CLK_PLL_U */ 755*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_U_48M 274 756*7b9cb494SStephen Warren /** fixed 480MHz clock divided down from TEGRA186_CLK_PLL_U */ 757*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_U_480M 275 758*7b9cb494SStephen Warren /** @brief output of the divider PLLC4_DIVP in CLK_RST_CONTROLLER_PLLC4_BASE. Output frequency is TEGRA186_CLK_PLLC4_VCO/PLLC4_DIVP */ 759*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_OUT0 276 760*7b9cb494SStephen Warren /** fixed /3 divider. Output frequency of this clock is TEGRA186_CLK_PLLC4_VCO/3 */ 761*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_OUT1 277 762*7b9cb494SStephen Warren /** fixed /5 divider. Output frequency of this clock is TEGRA186_CLK_PLLC4_VCO/5 */ 763*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_OUT2 278 764*7b9cb494SStephen Warren /** @brief output of mux controlled by PLLC4_CLK_SEL in CLK_RST_CONTROLLER_PLLC4_MISC1 */ 765*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_OUT_MUX 279 766*7b9cb494SStephen Warren /** @brief output of divider NVDISPLAY_DISP_CLK_DIVISOR in CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_DISP when DFLLDISP_DIV is selected in NVDISPLAY_DISP_CLK_SRC */ 767*7b9cb494SStephen Warren #define TEGRA186_CLK_DFLLDISP_DIV 284 768*7b9cb494SStephen Warren /** @brief output of divider NVDISPLAY_DISP_CLK_DIVISOR in CLK_RST_CONTROLLER_CLK_SOURCE_NVDISPLAY_DISP when PLLDISPHUB_DIV is selected in NVDISPLAY_DISP_CLK_SRC */ 769*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLDISPHUB_DIV 285 770*7b9cb494SStephen Warren /** fixed /8 divider which is used as the input for TEGRA186_CLK_SOR_SAFE */ 771*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLP_DIV8 286 772*7b9cb494SStephen Warren /** @brief output of divider CLK_RST_CONTROLLER_BPMP_NIC_RATE */ 773*7b9cb494SStephen Warren #define TEGRA186_CLK_BPMP_NIC 287 774*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_PLLA1_OUT1 */ 775*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_A_OUT1 288 776*7b9cb494SStephen Warren /** @deprecated */ 777*7b9cb494SStephen Warren #define TEGRA186_CLK_GPC2CLK 289 778*7b9cb494SStephen Warren /** A fake clock which must be enabled during KFUSE read operations to ensure adequate VDD_CORE voltage. */ 779*7b9cb494SStephen Warren #define TEGRA186_CLK_KFUSE 293 780*7b9cb494SStephen Warren /** 781*7b9cb494SStephen Warren * @brief controls the PLLE hardware sequencer. 782*7b9cb494SStephen Warren * @details This clock only has enable and disable methods. When the 783*7b9cb494SStephen Warren * PLLE hw sequencer is enabled, PLLE, will be enabled or disabled by 784*7b9cb494SStephen Warren * hw based on the control signals from the PCIe, SATA and XUSB 785*7b9cb494SStephen Warren * clocks. When the PLLE hw sequencer is disabled, the state of PLLE 786*7b9cb494SStephen Warren * is controlled by sw using clk_enable/clk_disable on 787*7b9cb494SStephen Warren * TEGRA186_CLK_PLLE. 788*7b9cb494SStephen Warren */ 789*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLE_PWRSEQ 294 790*7b9cb494SStephen Warren /** fixed 60MHz clock divided down from, TEGRA186_CLK_PLL_U */ 791*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_REF 295 792*7b9cb494SStephen Warren /** @brief output of mux controlled by SOR0_CLK_SEL0 and SOR0_CLK_SEL1 in CLK_RST_CONTROLLER_CLK_SOURCE_SOR0 */ 793*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR0_OUT 296 794*7b9cb494SStephen Warren /** @brief output of mux controlled by SOR1_CLK_SEL0 and SOR1_CLK_SEL1 in CLK_RST_CONTROLLER_CLK_SOURCE_SOR1 */ 795*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR1_OUT 297 796*7b9cb494SStephen Warren /** @brief fixed /5 divider. Output frequency of this clock is TEGRA186_CLK_PLLREFE_OUT1/5. Used as input for TEGRA186_CLK_EQOS_AXI */ 797*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_OUT1_DIV5 298 798*7b9cb494SStephen Warren /** @brief controls the UTMIP_PLL (aka PLLU) hardware sqeuencer */ 799*7b9cb494SStephen Warren #define TEGRA186_CLK_UTMIP_PLL_PWRSEQ 301 800*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL0_MGMT */ 801*7b9cb494SStephen Warren #define TEGRA186_CLK_PEX_USB_PAD0_MGMT 302 802*7b9cb494SStephen Warren /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL1_MGMT */ 803*7b9cb494SStephen Warren #define TEGRA186_CLK_PEX_USB_PAD1_MGMT 303 804*7b9cb494SStephen Warren /** @brief controls the UPHY_PLL0 hardware sqeuencer */ 805*7b9cb494SStephen Warren #define TEGRA186_CLK_UPHY_PLL0_PWRSEQ 304 806*7b9cb494SStephen Warren /** @brief controls the UPHY_PLL1 hardware sqeuencer */ 807*7b9cb494SStephen Warren #define TEGRA186_CLK_UPHY_PLL1_PWRSEQ 305 808*7b9cb494SStephen Warren /** @brief control for PLLREFE_IDDQ in CLK_RST_CONTROLLER_PLLREFE_MISC so the bypass output even be used when the PLL is disabled */ 809*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_PLLE_PASSTHROUGH 306 810*7b9cb494SStephen Warren /** @brief output of the mux controlled by PLLREFE_SEL_CLKIN_PEX in CLK_RST_CONTROLLER_PLLREFE_MISC */ 811*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_PEX 307 812*7b9cb494SStephen Warren /** @brief control for PLLREFE_IDDQ in CLK_RST_CONTROLLER_PLLREFE_MISC to turn on the PLL when enabled */ 813*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_IDDQ 308 814*7b9cb494SStephen Warren /** @brief output of the divider QSPI_CLK_DIV2_SEL in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI */ 815*7b9cb494SStephen Warren #define TEGRA186_CLK_QSPI_OUT 309 816*7b9cb494SStephen Warren /** 817*7b9cb494SStephen Warren * @brief GPC2CLK-div-2 818*7b9cb494SStephen Warren * @details fixed /2 divider. Output frequency is 819*7b9cb494SStephen Warren * TEGRA186_CLK_GPC2CLK/2. The frequency of this clock is the 820*7b9cb494SStephen Warren * frequency at which the GPU graphics engine runs. */ 821*7b9cb494SStephen Warren #define TEGRA186_CLK_GPCCLK 310 822*7b9cb494SStephen Warren /** @brief output of divider CLK_RST_CONTROLLER_AON_NIC_RATE */ 823*7b9cb494SStephen Warren #define TEGRA186_CLK_AON_NIC 450 824*7b9cb494SStephen Warren /** @brief output of divider CLK_RST_CONTROLLER_SCE_NIC_RATE */ 825*7b9cb494SStephen Warren #define TEGRA186_CLK_SCE_NIC 451 826*7b9cb494SStephen Warren /** Fixed 100MHz PLL for PCIe, SATA and superspeed USB */ 827*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLE 512 828*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC_BASE */ 829*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC 513 830*7b9cb494SStephen Warren /** Fixed 408MHz PLL for use by peripheral clocks */ 831*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLP 516 832*7b9cb494SStephen Warren /** @deprecated */ 833*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_P TEGRA186_CLK_PLLP 834*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLD_BASE for use by DSI */ 835*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLD 518 836*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLD2_BASE for use by HDMI or DP */ 837*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLD2 519 838*7b9cb494SStephen Warren /** 839*7b9cb494SStephen Warren * @brief PLL controlled by CLK_RST_CONTROLLER_PLLREFE_BASE. 840*7b9cb494SStephen Warren * @details Note that this clock only controls the VCO output, before 841*7b9cb494SStephen Warren * the post-divider. See TEGRA186_CLK_PLLREFE_OUT1 for more 842*7b9cb494SStephen Warren * information. 843*7b9cb494SStephen Warren */ 844*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLREFE_VCO 520 845*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC2_BASE */ 846*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC2 521 847*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC3_BASE */ 848*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC3 522 849*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLDP_BASE for use as the DP link clock */ 850*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLDP 523 851*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC4_BASE */ 852*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_VCO 524 853*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLA1_BASE for use by audio clocks */ 854*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLA1 525 855*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLNVCSI_BASE */ 856*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLNVCSI 526 857*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLDISPHUB_BASE */ 858*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLDISPHUB 527 859*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLD3_BASE for use by HDMI or DP */ 860*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLD3 528 861*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLBPMPCAM_BASE */ 862*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLBPMPCAM 531 863*7b9cb494SStephen Warren /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLAON_BASE for use by IP blocks in the AON domain */ 864*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLAON 532 865*7b9cb494SStephen Warren /** Fixed frequency 960MHz PLL for USB and EAVB */ 866*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLU 533 867*7b9cb494SStephen Warren /** fixed /2 divider. Output frequency is TEGRA186_CLK_PLLC4_VCO/2 */ 868*7b9cb494SStephen Warren #define TEGRA186_CLK_PLLC4_VCO_DIV2 535 869*7b9cb494SStephen Warren /** @brief NAFLL clock source for AXI_CBB */ 870*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_AXI_CBB 564 871*7b9cb494SStephen Warren /** @brief NAFLL clock source for BPMP */ 872*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_BPMP 565 873*7b9cb494SStephen Warren /** @brief NAFLL clock source for ISP */ 874*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_ISP 566 875*7b9cb494SStephen Warren /** @brief NAFLL clock source for NVDEC */ 876*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_NVDEC 567 877*7b9cb494SStephen Warren /** @brief NAFLL clock source for NVENC */ 878*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_NVENC 568 879*7b9cb494SStephen Warren /** @brief NAFLL clock source for NVJPG */ 880*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_NVJPG 569 881*7b9cb494SStephen Warren /** @brief NAFLL clock source for SCE */ 882*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_SCE 570 883*7b9cb494SStephen Warren /** @brief NAFLL clock source for SE */ 884*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_SE 571 885*7b9cb494SStephen Warren /** @brief NAFLL clock source for TSEC */ 886*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_TSEC 572 887*7b9cb494SStephen Warren /** @brief NAFLL clock source for TSECB */ 888*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_TSECB 573 889*7b9cb494SStephen Warren /** @brief NAFLL clock source for VI */ 890*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_VI 574 891*7b9cb494SStephen Warren /** @brief NAFLL clock source for VIC */ 892*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_VIC 575 893*7b9cb494SStephen Warren /** @brief NAFLL clock source for DISP */ 894*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_DISP 576 895*7b9cb494SStephen Warren /** @brief NAFLL clock source for GPU */ 896*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_GPU 577 897*7b9cb494SStephen Warren /** @brief NAFLL clock source for M-CPU cluster */ 898*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_MCPU 578 899*7b9cb494SStephen Warren /** @brief NAFLL clock source for B-CPU cluster */ 900*7b9cb494SStephen Warren #define TEGRA186_CLK_NAFLL_BCPU 579 901*7b9cb494SStephen Warren /** @brief input from Tegra's CLK_32K_IN pad */ 902*7b9cb494SStephen Warren #define TEGRA186_CLK_CLK_32K 608 903*7b9cb494SStephen Warren /** @brief output of divider CLK_RST_CONTROLLER_CLK_M_DIVIDE */ 904*7b9cb494SStephen Warren #define TEGRA186_CLK_CLK_M 609 905*7b9cb494SStephen Warren /** @brief output of divider PLL_REF_DIV in CLK_RST_CONTROLLER_OSC_CTRL */ 906*7b9cb494SStephen Warren #define TEGRA186_CLK_PLL_REF 610 907*7b9cb494SStephen Warren /** @brief input from Tegra's XTAL_IN */ 908*7b9cb494SStephen Warren #define TEGRA186_CLK_OSC 612 909*7b9cb494SStephen Warren /** @brief clock recovered from EAVB input */ 910*7b9cb494SStephen Warren #define TEGRA186_CLK_EQOS_RX_INPUT 613 911*7b9cb494SStephen Warren /** @brief clock recovered from DTV input */ 912*7b9cb494SStephen Warren #define TEGRA186_CLK_DTV_INPUT 614 913*7b9cb494SStephen Warren /** @brief SOR0 brick output which feeds into SOR0_CLK_SEL mux in CLK_RST_CONTROLLER_CLK_SOURCE_SOR0*/ 914*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR0_PAD_CLKOUT 615 915*7b9cb494SStephen Warren /** @brief SOR1 brick output which feeds into SOR1_CLK_SEL mux in CLK_RST_CONTROLLER_CLK_SOURCE_SOR1*/ 916*7b9cb494SStephen Warren #define TEGRA186_CLK_SOR1_PAD_CLKOUT 616 917*7b9cb494SStephen Warren /** @brief clock recovered from I2S1 input */ 918*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S1_SYNC_INPUT 617 919*7b9cb494SStephen Warren /** @brief clock recovered from I2S2 input */ 920*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S2_SYNC_INPUT 618 921*7b9cb494SStephen Warren /** @brief clock recovered from I2S3 input */ 922*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S3_SYNC_INPUT 619 923*7b9cb494SStephen Warren /** @brief clock recovered from I2S4 input */ 924*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S4_SYNC_INPUT 620 925*7b9cb494SStephen Warren /** @brief clock recovered from I2S5 input */ 926*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S5_SYNC_INPUT 621 927*7b9cb494SStephen Warren /** @brief clock recovered from I2S6 input */ 928*7b9cb494SStephen Warren #define TEGRA186_CLK_I2S6_SYNC_INPUT 622 929*7b9cb494SStephen Warren /** @brief clock recovered from SPDIFIN input */ 930*7b9cb494SStephen Warren #define TEGRA186_CLK_SPDIFIN_SYNC_INPUT 623 931*7b9cb494SStephen Warren 932*7b9cb494SStephen Warren /** 933*7b9cb494SStephen Warren * @brief subject to change 934*7b9cb494SStephen Warren * @details maximum clock identifier value plus one. 935*7b9cb494SStephen Warren */ 936*7b9cb494SStephen Warren #define TEGRA186_CLK_CLK_MAX 624 937*7b9cb494SStephen Warren 938*7b9cb494SStephen Warren /** @} */ 939*7b9cb494SStephen Warren 940*7b9cb494SStephen Warren #endif 941