xref: /openbmc/u-boot/arch/x86/dts/include/dt-bindings/clock/rk3128-cru.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2bbd6e6d7SKever Yang /*
3bbd6e6d7SKever Yang  * (C) Copyright 2017 Rockchip Electronics Co., Ltd
4bbd6e6d7SKever Yang  */
5bbd6e6d7SKever Yang 
6bbd6e6d7SKever Yang #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H
7bbd6e6d7SKever Yang #define _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H
8bbd6e6d7SKever Yang 
9bbd6e6d7SKever Yang /* core clocks */
10bbd6e6d7SKever Yang #define PLL_APLL		1
11bbd6e6d7SKever Yang #define PLL_DPLL		2
12bbd6e6d7SKever Yang #define PLL_GPLL		3
13bbd6e6d7SKever Yang #define ARMCLK			4
14bbd6e6d7SKever Yang 
15bbd6e6d7SKever Yang /* sclk gates (special clocks) */
16bbd6e6d7SKever Yang #define SCLK_GPU		64
17bbd6e6d7SKever Yang #define SCLK_SPI		65
18bbd6e6d7SKever Yang #define SCLK_SDMMC		68
19bbd6e6d7SKever Yang #define SCLK_SDIO		69
20bbd6e6d7SKever Yang #define SCLK_EMMC		71
21bbd6e6d7SKever Yang #define SCLK_NANDC		76
22bbd6e6d7SKever Yang #define SCLK_UART0		77
23bbd6e6d7SKever Yang #define SCLK_UART1		78
24bbd6e6d7SKever Yang #define SCLK_UART2		79
25bbd6e6d7SKever Yang #define SCLK_I2S		82
26bbd6e6d7SKever Yang #define SCLK_SPDIF		83
27bbd6e6d7SKever Yang #define SCLK_TIMER0		85
28bbd6e6d7SKever Yang #define SCLK_TIMER1		86
29bbd6e6d7SKever Yang #define SCLK_TIMER2		87
30bbd6e6d7SKever Yang #define SCLK_TIMER3		88
31bbd6e6d7SKever Yang #define SCLK_SARADC		91
32bbd6e6d7SKever Yang #define SCLK_OTGPHY0		93
33bbd6e6d7SKever Yang #define SCLK_LCDC		100
34bbd6e6d7SKever Yang #define SCLK_HDMI		109
35bbd6e6d7SKever Yang #define SCLK_HEVC		111
36bbd6e6d7SKever Yang #define SCLK_I2S_OUT		113
37bbd6e6d7SKever Yang #define SCLK_SDMMC_DRV		114
38bbd6e6d7SKever Yang #define SCLK_SDIO_DRV		115
39bbd6e6d7SKever Yang #define SCLK_EMMC_DRV		117
40bbd6e6d7SKever Yang #define SCLK_SDMMC_SAMPLE	118
41bbd6e6d7SKever Yang #define SCLK_SDIO_SAMPLE	119
42bbd6e6d7SKever Yang #define SCLK_EMMC_SAMPLE	121
43bbd6e6d7SKever Yang #define SCLK_PVTM_CORE          123
44bbd6e6d7SKever Yang #define SCLK_PVTM_GPU           124
45bbd6e6d7SKever Yang #define SCLK_PVTM_VIDEO         125
46bbd6e6d7SKever Yang #define SCLK_MAC		151
47bbd6e6d7SKever Yang #define SCLK_MACREF		152
48bbd6e6d7SKever Yang #define SCLK_SFC		160
49bbd6e6d7SKever Yang 
50bbd6e6d7SKever Yang #define DCLK_LCDC		190
51bbd6e6d7SKever Yang 
52bbd6e6d7SKever Yang /* aclk gates */
53bbd6e6d7SKever Yang #define ACLK_DMAC2		194
54bbd6e6d7SKever Yang #define ACLK_VIO0		197
55bbd6e6d7SKever Yang #define ACLK_VIO1		203
56bbd6e6d7SKever Yang #define ACLK_VCODEC		208
57bbd6e6d7SKever Yang #define ACLK_CPU		209
58bbd6e6d7SKever Yang #define ACLK_PERI		210
59bbd6e6d7SKever Yang 
60bbd6e6d7SKever Yang /* pclk gates */
61bbd6e6d7SKever Yang #define PCLK_SARADC		318
62bbd6e6d7SKever Yang #define PCLK_GPIO0		320
63bbd6e6d7SKever Yang #define PCLK_GPIO1		321
64bbd6e6d7SKever Yang #define PCLK_GPIO2		322
65bbd6e6d7SKever Yang #define PCLK_GPIO3		323
66bbd6e6d7SKever Yang #define PCLK_GRF		329
67bbd6e6d7SKever Yang #define PCLK_I2C0		332
68bbd6e6d7SKever Yang #define PCLK_I2C1		333
69bbd6e6d7SKever Yang #define PCLK_I2C2		334
70bbd6e6d7SKever Yang #define PCLK_I2C3		335
71bbd6e6d7SKever Yang #define PCLK_SPI		338
72bbd6e6d7SKever Yang #define PCLK_UART0		341
73bbd6e6d7SKever Yang #define PCLK_UART1		342
74bbd6e6d7SKever Yang #define PCLK_UART2		343
75bbd6e6d7SKever Yang #define PCLK_PWM		350
76bbd6e6d7SKever Yang #define PCLK_TIMER		353
77bbd6e6d7SKever Yang #define PCLK_HDMI		360
78bbd6e6d7SKever Yang #define PCLK_CPU		362
79bbd6e6d7SKever Yang #define PCLK_PERI		363
80bbd6e6d7SKever Yang #define PCLK_DDRUPCTL		364
81bbd6e6d7SKever Yang #define PCLK_WDT		368
82bbd6e6d7SKever Yang 
83bbd6e6d7SKever Yang /* hclk gates */
84bbd6e6d7SKever Yang #define HCLK_OTG0		449
85bbd6e6d7SKever Yang #define HCLK_OTG1		450
86bbd6e6d7SKever Yang #define HCLK_NANDC		453
87bbd6e6d7SKever Yang #define HCLK_SDMMC		456
88bbd6e6d7SKever Yang #define HCLK_SDIO		457
89bbd6e6d7SKever Yang #define HCLK_EMMC		459
90bbd6e6d7SKever Yang #define HCLK_I2S		462
91bbd6e6d7SKever Yang #define HCLK_LCDC		465
92bbd6e6d7SKever Yang #define HCLK_ROM		467
93bbd6e6d7SKever Yang #define HCLK_VIO_BUS		472
94bbd6e6d7SKever Yang #define HCLK_VCODEC		476
95bbd6e6d7SKever Yang #define HCLK_CPU		477
96bbd6e6d7SKever Yang #define HCLK_PERI		478
97bbd6e6d7SKever Yang 
98bbd6e6d7SKever Yang #define CLK_NR_CLKS		(HCLK_PERI + 1)
99bbd6e6d7SKever Yang 
100bbd6e6d7SKever Yang /* soft-reset indices */
101bbd6e6d7SKever Yang #define SRST_CORE0		0
102bbd6e6d7SKever Yang #define SRST_CORE1		1
103bbd6e6d7SKever Yang #define SRST_CORE0_DBG		4
104bbd6e6d7SKever Yang #define SRST_CORE1_DBG		5
105bbd6e6d7SKever Yang #define SRST_CORE0_POR		8
106bbd6e6d7SKever Yang #define SRST_CORE1_POR		9
107bbd6e6d7SKever Yang #define SRST_L2C		12
108bbd6e6d7SKever Yang #define SRST_TOPDBG		13
109bbd6e6d7SKever Yang #define SRST_STRC_SYS_A		14
110bbd6e6d7SKever Yang #define SRST_PD_CORE_NIU	15
111bbd6e6d7SKever Yang 
112bbd6e6d7SKever Yang #define SRST_TIMER2		16
113bbd6e6d7SKever Yang #define SRST_CPUSYS_H		17
114bbd6e6d7SKever Yang #define SRST_AHB2APB_H		19
115bbd6e6d7SKever Yang #define SRST_TIMER3		20
116bbd6e6d7SKever Yang #define SRST_INTMEM		21
117bbd6e6d7SKever Yang #define SRST_ROM		22
118bbd6e6d7SKever Yang #define SRST_PERI_NIU		23
119bbd6e6d7SKever Yang #define SRST_I2S		24
120bbd6e6d7SKever Yang #define SRST_DDR_PLL		25
121bbd6e6d7SKever Yang #define SRST_GPU_DLL		26
122bbd6e6d7SKever Yang #define SRST_TIMER0		27
123bbd6e6d7SKever Yang #define SRST_TIMER1		28
124bbd6e6d7SKever Yang #define SRST_CORE_DLL		29
125bbd6e6d7SKever Yang #define SRST_EFUSE_P		30
126bbd6e6d7SKever Yang #define SRST_ACODEC_P		31
127bbd6e6d7SKever Yang 
128bbd6e6d7SKever Yang #define SRST_GPIO0		32
129bbd6e6d7SKever Yang #define SRST_GPIO1		33
130bbd6e6d7SKever Yang #define SRST_GPIO2		34
131bbd6e6d7SKever Yang #define SRST_UART0		39
132bbd6e6d7SKever Yang #define SRST_UART1		40
133bbd6e6d7SKever Yang #define SRST_UART2		41
134bbd6e6d7SKever Yang #define SRST_I2C0		43
135bbd6e6d7SKever Yang #define SRST_I2C1		44
136bbd6e6d7SKever Yang #define SRST_I2C2		45
137bbd6e6d7SKever Yang #define SRST_SFC		47
138bbd6e6d7SKever Yang 
139bbd6e6d7SKever Yang #define SRST_PWM0		48
140bbd6e6d7SKever Yang #define SRST_DAP		51
141bbd6e6d7SKever Yang #define SRST_DAP_SYS		52
142bbd6e6d7SKever Yang #define SRST_GRF		55
143bbd6e6d7SKever Yang #define SRST_PERIPHSYS_A	57
144bbd6e6d7SKever Yang #define SRST_PERIPHSYS_H	58
145bbd6e6d7SKever Yang #define SRST_PERIPHSYS_P	59
146bbd6e6d7SKever Yang #define SRST_CPU_PERI		61
147bbd6e6d7SKever Yang #define SRST_EMEM_PERI		62
148bbd6e6d7SKever Yang #define SRST_USB_PERI		63
149bbd6e6d7SKever Yang 
150bbd6e6d7SKever Yang #define SRST_DMA2		64
151bbd6e6d7SKever Yang #define SRST_MAC		66
152bbd6e6d7SKever Yang #define SRST_NANDC		68
153bbd6e6d7SKever Yang #define SRST_USBOTG0		69
154bbd6e6d7SKever Yang #define SRST_OTGC0		71
155bbd6e6d7SKever Yang #define SRST_USBOTG1		72
156bbd6e6d7SKever Yang #define SRST_OTGC1		74
157bbd6e6d7SKever Yang #define SRST_DDRMSCH		79
158bbd6e6d7SKever Yang 
159bbd6e6d7SKever Yang #define SRST_MMC0		81
160bbd6e6d7SKever Yang #define SRST_SDIO		82
161bbd6e6d7SKever Yang #define SRST_EMMC		83
162bbd6e6d7SKever Yang #define SRST_SPI0		84
163bbd6e6d7SKever Yang #define SRST_WDT		86
164bbd6e6d7SKever Yang #define SRST_SARADC		87
165bbd6e6d7SKever Yang #define SRST_DDRPHY		88
166bbd6e6d7SKever Yang #define SRST_DDRPHY_P		89
167bbd6e6d7SKever Yang #define SRST_DDRCTRL		90
168bbd6e6d7SKever Yang #define SRST_DDRCTRL_P		91
169bbd6e6d7SKever Yang 
170bbd6e6d7SKever Yang #define SRST_HDMI_P		96
171bbd6e6d7SKever Yang #define SRST_VIO_BUS_H		99
172bbd6e6d7SKever Yang #define SRST_UTMI0		103
173bbd6e6d7SKever Yang #define SRST_UTMI1		104
174bbd6e6d7SKever Yang #define SRST_USBPOR		105
175bbd6e6d7SKever Yang 
176bbd6e6d7SKever Yang #define SRST_VCODEC_A		112
177bbd6e6d7SKever Yang #define SRST_VCODEC_H		113
178bbd6e6d7SKever Yang #define SRST_VIO1_A		114
179bbd6e6d7SKever Yang #define SRST_HEVC		115
180bbd6e6d7SKever Yang #define SRST_VCODEC_NIU_A	116
181bbd6e6d7SKever Yang #define SRST_LCDC1_A		117
182bbd6e6d7SKever Yang #define SRST_LCDC1_H		118
183bbd6e6d7SKever Yang #define SRST_LCDC1_D		119
184bbd6e6d7SKever Yang #define SRST_GPU		120
185bbd6e6d7SKever Yang #define SRST_GPU_NIU_A		122
186bbd6e6d7SKever Yang 
187bbd6e6d7SKever Yang #define SRST_DBG_P		131
188bbd6e6d7SKever Yang 
189bbd6e6d7SKever Yang #endif
190