1*4157c472SMarek Vasut /* 2*4157c472SMarek Vasut * Copyright (C) 2016 Renesas Electronics Corp. 3*4157c472SMarek Vasut * 4*4157c472SMarek Vasut * This program is free software; you can redistribute it and/or modify 5*4157c472SMarek Vasut * it under the terms of the GNU General Public License as published by 6*4157c472SMarek Vasut * the Free Software Foundation; either version 2 of the License, or 7*4157c472SMarek Vasut * (at your option) any later version. 8*4157c472SMarek Vasut */ 9*4157c472SMarek Vasut #ifndef __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ 10*4157c472SMarek Vasut #define __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ 11*4157c472SMarek Vasut 12*4157c472SMarek Vasut #include <dt-bindings/clock/renesas-cpg-mssr.h> 13*4157c472SMarek Vasut 14*4157c472SMarek Vasut /* r8a7796 CPG Core Clocks */ 15*4157c472SMarek Vasut #define R8A7796_CLK_Z 0 16*4157c472SMarek Vasut #define R8A7796_CLK_Z2 1 17*4157c472SMarek Vasut #define R8A7796_CLK_ZR 2 18*4157c472SMarek Vasut #define R8A7796_CLK_ZG 3 19*4157c472SMarek Vasut #define R8A7796_CLK_ZTR 4 20*4157c472SMarek Vasut #define R8A7796_CLK_ZTRD2 5 21*4157c472SMarek Vasut #define R8A7796_CLK_ZT 6 22*4157c472SMarek Vasut #define R8A7796_CLK_ZX 7 23*4157c472SMarek Vasut #define R8A7796_CLK_S0D1 8 24*4157c472SMarek Vasut #define R8A7796_CLK_S0D2 9 25*4157c472SMarek Vasut #define R8A7796_CLK_S0D3 10 26*4157c472SMarek Vasut #define R8A7796_CLK_S0D4 11 27*4157c472SMarek Vasut #define R8A7796_CLK_S0D6 12 28*4157c472SMarek Vasut #define R8A7796_CLK_S0D8 13 29*4157c472SMarek Vasut #define R8A7796_CLK_S0D12 14 30*4157c472SMarek Vasut #define R8A7796_CLK_S1D1 15 31*4157c472SMarek Vasut #define R8A7796_CLK_S1D2 16 32*4157c472SMarek Vasut #define R8A7796_CLK_S1D4 17 33*4157c472SMarek Vasut #define R8A7796_CLK_S2D1 18 34*4157c472SMarek Vasut #define R8A7796_CLK_S2D2 19 35*4157c472SMarek Vasut #define R8A7796_CLK_S2D4 20 36*4157c472SMarek Vasut #define R8A7796_CLK_S3D1 21 37*4157c472SMarek Vasut #define R8A7796_CLK_S3D2 22 38*4157c472SMarek Vasut #define R8A7796_CLK_S3D4 23 39*4157c472SMarek Vasut #define R8A7796_CLK_LB 24 40*4157c472SMarek Vasut #define R8A7796_CLK_CL 25 41*4157c472SMarek Vasut #define R8A7796_CLK_ZB3 26 42*4157c472SMarek Vasut #define R8A7796_CLK_ZB3D2 27 43*4157c472SMarek Vasut #define R8A7796_CLK_ZB3D4 28 44*4157c472SMarek Vasut #define R8A7796_CLK_CR 29 45*4157c472SMarek Vasut #define R8A7796_CLK_CRD2 30 46*4157c472SMarek Vasut #define R8A7796_CLK_SD0H 31 47*4157c472SMarek Vasut #define R8A7796_CLK_SD0 32 48*4157c472SMarek Vasut #define R8A7796_CLK_SD1H 33 49*4157c472SMarek Vasut #define R8A7796_CLK_SD1 34 50*4157c472SMarek Vasut #define R8A7796_CLK_SD2H 35 51*4157c472SMarek Vasut #define R8A7796_CLK_SD2 36 52*4157c472SMarek Vasut #define R8A7796_CLK_SD3H 37 53*4157c472SMarek Vasut #define R8A7796_CLK_SD3 38 54*4157c472SMarek Vasut #define R8A7796_CLK_SSP2 39 55*4157c472SMarek Vasut #define R8A7796_CLK_SSP1 40 56*4157c472SMarek Vasut #define R8A7796_CLK_SSPRS 41 57*4157c472SMarek Vasut #define R8A7796_CLK_RPC 42 58*4157c472SMarek Vasut #define R8A7796_CLK_RPCD2 43 59*4157c472SMarek Vasut #define R8A7796_CLK_MSO 44 60*4157c472SMarek Vasut #define R8A7796_CLK_CANFD 45 61*4157c472SMarek Vasut #define R8A7796_CLK_HDMI 46 62*4157c472SMarek Vasut #define R8A7796_CLK_CSI0 47 63*4157c472SMarek Vasut #define R8A7796_CLK_CSIREF 48 64*4157c472SMarek Vasut #define R8A7796_CLK_CP 49 65*4157c472SMarek Vasut #define R8A7796_CLK_CPEX 50 66*4157c472SMarek Vasut #define R8A7796_CLK_R 51 67*4157c472SMarek Vasut #define R8A7796_CLK_OSC 52 68*4157c472SMarek Vasut 69*4157c472SMarek Vasut #endif /* __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ */ 70