xref: /openbmc/u-boot/arch/sh/include/asm/cache.h (revision 17210643)
1 #ifndef __ASM_SH_CACHE_H
2 #define __ASM_SH_CACHE_H
3 
4 #if defined(CONFIG_SH4) || defined(CONFIG_SH4A)
5 
6 int cache_control(unsigned int cmd);
7 
8 #define L1_CACHE_BYTES 32
9 
10 struct __large_struct { unsigned long buf[100]; };
11 #define __m(x) (*(struct __large_struct *)(x))
12 
13 void dcache_wback_range(u32 start, u32 end);
14 void dcache_invalid_range(u32 start, u32 end);
15 
16 #else
17 
18 /*
19  * 32-bytes is the largest L1 data cache line size for SH the architecture.  So
20  * it is a safe default for DMA alignment.
21  */
22 #define ARCH_DMA_MINALIGN	32
23 
24 #endif /* CONFIG_SH4 || CONFIG_SH4A */
25 
26 /*
27  * Use the L1 data cache line size value for the minimum DMA buffer alignment
28  * on SH.
29  */
30 #ifndef ARCH_DMA_MINALIGN
31 #define ARCH_DMA_MINALIGN	L1_CACHE_BYTES
32 #endif
33 
34 #endif	/* __ASM_SH_CACHE_H */
35