1 /*
2  * Copyright 2007,2009-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __FSL_PCI_H_
8 #define __FSL_PCI_H_
9 
10 #include <asm/fsl_law.h>
11 #include <asm/fsl_serdes.h>
12 #include <pci.h>
13 
14 #define PEX_IP_BLK_REV_2_2	0x02080202
15 #define PEX_IP_BLK_REV_2_3	0x02080203
16 #define PEX_IP_BLK_REV_3_0	0x02080300
17 
18 /* Freescale-specific PCI config registers */
19 #define FSL_PCI_PBFR		0x44
20 
21 #define FSL_PCIE_CFG_RDY	0x4b0
22 #define FSL_PROG_IF_AGENT	0x1
23 
24 #define PCI_LTSSM	0x404   /* PCIe Link Training, Status State Machine */
25 #define  PCI_LTSSM_L0	0x16    /* L0 state */
26 
27 int fsl_setup_hose(struct pci_controller *hose, unsigned long addr);
28 int fsl_is_pci_agent(struct pci_controller *hose);
29 void fsl_pci_config_unlock(struct pci_controller *hose);
30 void ft_fsl_pci_setup(void *blob, const char *compat, unsigned long ctrl_addr);
31 
32 /*
33  * Common PCI/PCIE Register structure for mpc85xx and mpc86xx
34  */
35 
36 /*
37  * PCI Translation Registers
38  */
39 typedef struct pci_outbound_window {
40 	u32	potar;		/* 0x00 - Address */
41 	u32	potear;		/* 0x04 - Address Extended */
42 	u32	powbar;		/* 0x08 - Window Base Address */
43 	u32	res1;
44 	u32	powar;		/* 0x10 - Window Attributes */
45 #define POWAR_EN	0x80000000
46 #define POWAR_IO_READ	0x00080000
47 #define POWAR_MEM_READ	0x00040000
48 #define POWAR_IO_WRITE	0x00008000
49 #define POWAR_MEM_WRITE	0x00004000
50 	u32	res2[3];
51 } pot_t;
52 
53 typedef struct pci_inbound_window {
54 	u32	pitar;		/* 0x00 - Address */
55 	u32	res1;
56 	u32	piwbar;		/* 0x08 - Window Base Address */
57 	u32	piwbear;	/* 0x0c - Window Base Address Extended */
58 	u32	piwar;		/* 0x10 - Window Attributes */
59 #define PIWAR_EN		0x80000000
60 #define PIWAR_PF		0x20000000
61 #define PIWAR_LOCAL		0x00f00000
62 #define PIWAR_READ_SNOOP	0x00050000
63 #define PIWAR_WRITE_SNOOP	0x00005000
64 	u32	res2[3];
65 } pit_t;
66 
67 /* PCI/PCI Express Registers */
68 typedef struct ccsr_pci {
69 	u32	cfg_addr;	/* 0x000 - PCI Configuration Address Register */
70 	u32	cfg_data;	/* 0x004 - PCI Configuration Data Register */
71 	u32	int_ack;	/* 0x008 - PCI Interrupt Acknowledge Register */
72 	u32	out_comp_to;	/* 0x00C - PCI Outbound Completion Timeout Register */
73 	u32	out_conf_to;	/* 0x010 - PCI Configuration Timeout Register */
74 	u32	config;		/* 0x014 - PCIE CONFIG Register */
75 	u32	int_status;	/* 0x018 - PCIE interrupt status register */
76 	char	res2[4];
77 	u32	pme_msg_det;	/* 0x020 - PCIE PME & message detect register */
78 	u32	pme_msg_dis;	/* 0x024 - PCIE PME & message disable register */
79 	u32	pme_msg_int_en;	/* 0x028 - PCIE PME & message interrupt enable register */
80 	u32	pm_command;	/* 0x02c - PCIE PM Command register */
81 	char	res4[3016];	/*     (- #xbf8	 #x30)3016 */
82 	u32	block_rev1;	/* 0xbf8 - PCIE Block Revision register 1 */
83 	u32	block_rev2;	/* 0xbfc - PCIE Block Revision register 2 */
84 
85 	pot_t	pot[5];		/* 0xc00 - 0xc9f Outbound ATMU's 0, 1, 2, 3, and 4 */
86 	u32	res5[24];
87 	pit_t	pmit;		/* 0xd00 - 0xd9c Inbound ATMU's MSI */
88 	u32	res6[24];
89 	pit_t	pit[4];		/* 0xd80 - 0xdff Inbound ATMU's 3, 2, 1 and 0 */
90 
91 #define PIT3 0
92 #define PIT2 1
93 #define PIT1 2
94 
95 #if 0
96 	u32	potar0;		/* 0xc00 - PCI Outbound Transaction Address Register 0 */
97 	u32	potear0;	/* 0xc04 - PCI Outbound Translation Extended Address Register 0 */
98 	char	res5[8];
99 	u32	powar0;		/* 0xc10 - PCI Outbound Window Attributes Register 0 */
100 	char	res6[12];
101 	u32	potar1;		/* 0xc20 - PCI Outbound Transaction Address Register 1 */
102 	u32	potear1;	/* 0xc24 - PCI Outbound Translation Extended Address Register 1 */
103 	u32	powbar1;	/* 0xc28 - PCI Outbound Window Base Address Register 1 */
104 	char	res7[4];
105 	u32	powar1;		/* 0xc30 - PCI Outbound Window Attributes Register 1 */
106 	char	res8[12];
107 	u32	potar2;		/* 0xc40 - PCI Outbound Transaction Address Register 2 */
108 	u32	potear2;	/* 0xc44 - PCI Outbound Translation Extended Address Register 2 */
109 	u32	powbar2;	/* 0xc48 - PCI Outbound Window Base Address Register 2 */
110 	char	res9[4];
111 	u32	powar2;		/* 0xc50 - PCI Outbound Window Attributes Register 2 */
112 	char	res10[12];
113 	u32	potar3;		/* 0xc60 - PCI Outbound Transaction Address Register 3 */
114 	u32	potear3;	/* 0xc64 - PCI Outbound Translation Extended Address Register 3 */
115 	u32	powbar3;	/* 0xc68 - PCI Outbound Window Base Address Register 3 */
116 	char	res11[4];
117 	u32	powar3;		/* 0xc70 - PCI Outbound Window Attributes Register 3 */
118 	char	res12[12];
119 	u32	potar4;		/* 0xc80 - PCI Outbound Transaction Address Register 4 */
120 	u32	potear4;	/* 0xc84 - PCI Outbound Translation Extended Address Register 4 */
121 	u32	powbar4;	/* 0xc88 - PCI Outbound Window Base Address Register 4 */
122 	char	res13[4];
123 	u32	powar4;		/* 0xc90 - PCI Outbound Window Attributes Register 4 */
124 	char	res14[268];
125 	u32	pitar3;		/* 0xda0 - PCI Inbound Translation Address Register 3 */
126 	char	res15[4];
127 	u32	piwbar3;	/* 0xda8 - PCI Inbound Window Base Address Register 3 */
128 	u32	piwbear3;	/* 0xdac - PCI Inbound Window Base Extended Address Register 3 */
129 	u32	piwar3;		/* 0xdb0 - PCI Inbound Window Attributes Register 3 */
130 	char	res16[12];
131 	u32	pitar2;		/* 0xdc0 - PCI Inbound Translation Address Register 2 */
132 	char	res17[4];
133 	u32	piwbar2;	/* 0xdc8 - PCI Inbound Window Base Address Register 2 */
134 	u32	piwbear2;	/* 0xdcc - PCI Inbound Window Base Extended Address Register 2 */
135 	u32	piwar2;		/* 0xdd0 - PCI Inbound Window Attributes Register 2 */
136 	char	res18[12];
137 	u32	pitar1;		/* 0xde0 - PCI Inbound Translation Address Register 1 */
138 	char	res19[4];
139 	u32	piwbar1;	/* 0xde8 - PCI Inbound Window Base Address Register 1 */
140 	char	res20[4];
141 	u32	piwar1;		/* 0xdf0 - PCI Inbound Window Attributes Register 1 */
142 	char	res21[12];
143 #endif
144 	u32	pedr;		/* 0xe00 - PCI Error Detect Register */
145 	u32	pecdr;		/* 0xe04 - PCI Error Capture Disable Register */
146 	u32	peer;		/* 0xe08 - PCI Error Interrupt Enable Register */
147 	u32	peattrcr;	/* 0xe0c - PCI Error Attributes Capture Register */
148 	u32	peaddrcr;	/* 0xe10 - PCI Error Address Capture Register */
149 /*	u32	perr_disr	 * 0xe10 - PCIE Erorr Disable Register */
150 	u32	peextaddrcr;	/* 0xe14 - PCI	Error Extended Address Capture Register */
151 	u32	pedlcr;		/* 0xe18 - PCI Error Data Low Capture Register */
152 	u32	pedhcr;		/* 0xe1c - PCI Error Error Data High Capture Register */
153 	u32	gas_timr;	/* 0xe20 - PCI Gasket Timer Register */
154 /*	u32	perr_cap_stat;	 * 0xe20 - PCIE Error Capture Status Register */
155 	char	res22[4];
156 	u32	perr_cap0;	/* 0xe28 - PCIE Error Capture Register 0 */
157 	u32	perr_cap1;	/* 0xe2c - PCIE Error Capture Register 1 */
158 	u32	perr_cap2;	/* 0xe30 - PCIE Error Capture Register 2 */
159 	u32	perr_cap3;	/* 0xe34 - PCIE Error Capture Register 3 */
160 	char	res23[200];
161 	u32	pdb_stat;	/* 0xf00 - PCIE Debug Status */
162 	char	res24[16];
163 	u32	pex_csr0;	/* 0xf14 - PEX Control/Status register 0*/
164 	u32	pex_csr1;	/* 0xf18 - PEX Control/Status register 1*/
165 	char	res25[228];
166 } ccsr_fsl_pci_t;
167 #define PCIE_CONFIG_PC	0x00020000
168 #define PCIE_CONFIG_OB_CK	0x00002000
169 #define PCIE_CONFIG_SAC	0x00000010
170 #define PCIE_CONFIG_SP	0x80000002
171 #define PCIE_CONFIG_SCC	0x80000001
172 
173 struct fsl_pci_info {
174 	unsigned long regs;
175 	pci_addr_t mem_bus;
176 	phys_size_t mem_phys;
177 	pci_size_t mem_size;
178 	pci_addr_t io_bus;
179 	phys_size_t io_phys;
180 	pci_size_t io_size;
181 	enum law_trgt_if law;
182 	int pci_num;
183 };
184 
185 void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info);
186 int fsl_pci_init_port(struct fsl_pci_info *pci_info,
187 				struct pci_controller *hose, int busno);
188 int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
189 			struct fsl_pci_info *pci_info);
190 int fsl_pcie_init_board(int busno);
191 
192 #define SET_STD_PCI_INFO(x, num) \
193 {			\
194 	x.regs = CONFIG_SYS_PCI##num##_ADDR;	\
195 	x.mem_bus = CONFIG_SYS_PCI##num##_MEM_BUS; \
196 	x.mem_phys = CONFIG_SYS_PCI##num##_MEM_PHYS; \
197 	x.mem_size = CONFIG_SYS_PCI##num##_MEM_SIZE; \
198 	x.io_bus = CONFIG_SYS_PCI##num##_IO_BUS; \
199 	x.io_phys = CONFIG_SYS_PCI##num##_IO_PHYS; \
200 	x.io_size = CONFIG_SYS_PCI##num##_IO_SIZE; \
201 	x.law = LAW_TRGT_IF_PCI_##num; \
202 	x.pci_num = num; \
203 }
204 
205 #define SET_STD_PCIE_INFO(x, num) \
206 {			\
207 	x.regs = CONFIG_SYS_PCIE##num##_ADDR;	\
208 	x.mem_bus = CONFIG_SYS_PCIE##num##_MEM_BUS; \
209 	x.mem_phys = CONFIG_SYS_PCIE##num##_MEM_PHYS; \
210 	x.mem_size = CONFIG_SYS_PCIE##num##_MEM_SIZE; \
211 	x.io_bus = CONFIG_SYS_PCIE##num##_IO_BUS; \
212 	x.io_phys = CONFIG_SYS_PCIE##num##_IO_PHYS; \
213 	x.io_size = CONFIG_SYS_PCIE##num##_IO_SIZE; \
214 	x.law = LAW_TRGT_IF_PCIE_##num; \
215 	x.pci_num = num; \
216 }
217 
218 #define __FT_FSL_PCI_SETUP(blob, compat, num) \
219 	ft_fsl_pci_setup(blob, compat, CONFIG_SYS_PCI##num##_ADDR)
220 
221 #define __FT_FSL_PCIE_SETUP(blob, compat, num) \
222 	ft_fsl_pci_setup(blob, compat, CONFIG_SYS_PCIE##num##_ADDR)
223 
224 #define FT_FSL_PCI1_SETUP __FT_FSL_PCI_SETUP(blob, FSL_PCI_COMPAT, 1)
225 #define FT_FSL_PCI2_SETUP __FT_FSL_PCI_SETUP(blob, FSL_PCI_COMPAT, 2)
226 
227 #define FT_FSL_PCIE1_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 1)
228 #define FT_FSL_PCIE2_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 2)
229 #define FT_FSL_PCIE3_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 3)
230 #define FT_FSL_PCIE4_SETUP __FT_FSL_PCIE_SETUP(blob, FSL_PCIE_COMPAT, 4)
231 
232 #if !defined(CONFIG_PCI)
233 #define FT_FSL_PCI_SETUP
234 #elif defined(CONFIG_FSL_CORENET)
235 #define FSL_PCIE_COMPAT	CONFIG_SYS_FSL_PCIE_COMPAT
236 #define FT_FSL_PCI_SETUP \
237 	FT_FSL_PCIE1_SETUP; \
238 	FT_FSL_PCIE2_SETUP; \
239 	FT_FSL_PCIE3_SETUP; \
240 	FT_FSL_PCIE4_SETUP;
241 #define FT_FSL_PCIE_SETUP FT_FSL_PCI_SETUP
242 #elif defined(CONFIG_MPC85xx)
243 #define FSL_PCI_COMPAT	"fsl,mpc8540-pci"
244 #ifdef CONFIG_SYS_FSL_PCIE_COMPAT
245 #define FSL_PCIE_COMPAT	CONFIG_SYS_FSL_PCIE_COMPAT
246 #else
247 #define FSL_PCIE_COMPAT	"fsl,mpc8548-pcie"
248 #endif
249 #define FT_FSL_PCI_SETUP \
250 	FT_FSL_PCI1_SETUP; \
251 	FT_FSL_PCI2_SETUP; \
252 	FT_FSL_PCIE1_SETUP; \
253 	FT_FSL_PCIE2_SETUP; \
254 	FT_FSL_PCIE3_SETUP;
255 #define FT_FSL_PCIE_SETUP \
256 	FT_FSL_PCIE1_SETUP; \
257 	FT_FSL_PCIE2_SETUP; \
258 	FT_FSL_PCIE3_SETUP;
259 #elif defined(CONFIG_MPC86xx)
260 #define FSL_PCI_COMPAT	"fsl,mpc8610-pci"
261 #define FSL_PCIE_COMPAT	"fsl,mpc8641-pcie"
262 #define FT_FSL_PCI_SETUP \
263 	FT_FSL_PCI1_SETUP; \
264 	FT_FSL_PCIE1_SETUP; \
265 	FT_FSL_PCIE2_SETUP;
266 #else
267 #error FT_FSL_PCI_SETUP not defined
268 #endif
269 
270 
271 #endif
272