1 /* 2 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc. 3 * 4 * (C) Copyright 2003 Motorola Inc. 5 * Xianghua Xiao, (X.Xiao@motorola.com) 6 * 7 * (C) Copyright 2000 8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9 * 10 * See file CREDITS for list of people who contributed to this 11 * project. 12 * 13 * This program is free software; you can redistribute it and/or 14 * modify it under the terms of the GNU General Public License as 15 * published by the Free Software Foundation; either version 2 of 16 * the License, or (at your option) any later version. 17 * 18 * This program is distributed in the hope that it will be useful, 19 * but WITHOUT ANY WARRANTY; without even the implied warranty of 20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21 * GNU General Public License for more details. 22 * 23 * You should have received a copy of the GNU General Public License 24 * along with this program; if not, write to the Free Software 25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26 * MA 02111-1307 USA 27 */ 28 29 #include <common.h> 30 #include <ppc_asm.tmpl> 31 #include <linux/compiler.h> 32 #include <asm/processor.h> 33 #include <asm/io.h> 34 35 DECLARE_GLOBAL_DATA_PTR; 36 37 /* --------------------------------------------------------------- */ 38 39 void get_sys_info (sys_info_t * sysInfo) 40 { 41 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 42 #ifdef CONFIG_FSL_CORENET 43 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR); 44 unsigned int cpu; 45 46 const u8 core_cplx_PLL[16] = { 47 [ 0] = 0, /* CC1 PPL / 1 */ 48 [ 1] = 0, /* CC1 PPL / 2 */ 49 [ 2] = 0, /* CC1 PPL / 4 */ 50 [ 4] = 1, /* CC2 PPL / 1 */ 51 [ 5] = 1, /* CC2 PPL / 2 */ 52 [ 6] = 1, /* CC2 PPL / 4 */ 53 [ 8] = 2, /* CC3 PPL / 1 */ 54 [ 9] = 2, /* CC3 PPL / 2 */ 55 [10] = 2, /* CC3 PPL / 4 */ 56 [12] = 3, /* CC4 PPL / 1 */ 57 [13] = 3, /* CC4 PPL / 2 */ 58 [14] = 3, /* CC4 PPL / 4 */ 59 }; 60 61 const u8 core_cplx_PLL_div[16] = { 62 [ 0] = 1, /* CC1 PPL / 1 */ 63 [ 1] = 2, /* CC1 PPL / 2 */ 64 [ 2] = 4, /* CC1 PPL / 4 */ 65 [ 4] = 1, /* CC2 PPL / 1 */ 66 [ 5] = 2, /* CC2 PPL / 2 */ 67 [ 6] = 4, /* CC2 PPL / 4 */ 68 [ 8] = 1, /* CC3 PPL / 1 */ 69 [ 9] = 2, /* CC3 PPL / 2 */ 70 [10] = 4, /* CC3 PPL / 4 */ 71 [12] = 1, /* CC4 PPL / 1 */ 72 [13] = 2, /* CC4 PPL / 2 */ 73 [14] = 4, /* CC4 PPL / 4 */ 74 }; 75 uint lcrr_div, i, freqCC_PLL[4], rcw_tmp; 76 uint ratio[4]; 77 unsigned long sysclk = CONFIG_SYS_CLK_FREQ; 78 uint mem_pll_rat; 79 80 sysInfo->freqSystemBus = sysclk; 81 sysInfo->freqDDRBus = sysclk; 82 83 sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f; 84 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> 17) & 0x1f; 85 if (mem_pll_rat > 2) 86 sysInfo->freqDDRBus *= mem_pll_rat; 87 else 88 sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat; 89 90 ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f; 91 ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f; 92 ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f; 93 ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f; 94 for (i = 0; i < 4; i++) { 95 if (ratio[i] > 4) 96 freqCC_PLL[i] = sysclk * ratio[i]; 97 else 98 freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i]; 99 } 100 rcw_tmp = in_be32(&gur->rcwsr[3]); 101 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) { 102 u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf; 103 u32 cplx_pll = core_cplx_PLL[c_pll_sel]; 104 105 sysInfo->freqProcessor[cpu] = 106 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel]; 107 } 108 109 #define PME_CLK_SEL 0x80000000 110 #define FM1_CLK_SEL 0x40000000 111 #define FM2_CLK_SEL 0x20000000 112 #define HWA_ASYNC_DIV 0x04000000 113 #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2) 114 #define HWA_CC_PLL 1 115 #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4) 116 #define HWA_CC_PLL 2 117 #else 118 #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case 119 #endif 120 rcw_tmp = in_be32(&gur->rcwsr[7]); 121 122 #ifdef CONFIG_SYS_DPAA_PME 123 if (rcw_tmp & PME_CLK_SEL) { 124 if (rcw_tmp & HWA_ASYNC_DIV) 125 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4; 126 else 127 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2; 128 } else { 129 sysInfo->freqPME = sysInfo->freqSystemBus / 2; 130 } 131 #endif 132 133 #ifdef CONFIG_SYS_DPAA_FMAN 134 if (rcw_tmp & FM1_CLK_SEL) { 135 if (rcw_tmp & HWA_ASYNC_DIV) 136 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4; 137 else 138 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2; 139 } else { 140 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2; 141 } 142 #if (CONFIG_SYS_NUM_FMAN) == 2 143 if (rcw_tmp & FM2_CLK_SEL) { 144 if (rcw_tmp & HWA_ASYNC_DIV) 145 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4; 146 else 147 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2; 148 } else { 149 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2; 150 } 151 #endif 152 #endif 153 154 #else 155 uint plat_ratio,e500_ratio,half_freqSystemBus; 156 #if defined(CONFIG_FSL_LBC) 157 uint lcrr_div; 158 #endif 159 int i; 160 #ifdef CONFIG_QE 161 __maybe_unused u32 qe_ratio; 162 #endif 163 164 plat_ratio = (gur->porpllsr) & 0x0000003e; 165 plat_ratio >>= 1; 166 sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ; 167 168 /* Divide before multiply to avoid integer 169 * overflow for processor speeds above 2GHz */ 170 half_freqSystemBus = sysInfo->freqSystemBus/2; 171 for (i = 0; i < cpu_numcores(); i++) { 172 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f; 173 sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus; 174 } 175 176 /* Note: freqDDRBus is the MCLK frequency, not the data rate. */ 177 sysInfo->freqDDRBus = sysInfo->freqSystemBus; 178 179 #ifdef CONFIG_DDR_CLK_FREQ 180 { 181 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) 182 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; 183 if (ddr_ratio != 0x7) 184 sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ; 185 } 186 #endif 187 188 #ifdef CONFIG_QE 189 #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025) 190 sysInfo->freqQE = sysInfo->freqSystemBus; 191 #else 192 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO) 193 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT; 194 sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ; 195 #endif 196 #endif 197 198 #ifdef CONFIG_SYS_DPAA_FMAN 199 sysInfo->freqFMan[0] = sysInfo->freqSystemBus; 200 #endif 201 202 #endif /* CONFIG_FSL_CORENET */ 203 204 #if defined(CONFIG_FSL_LBC) 205 #if defined(CONFIG_SYS_LBC_LCRR) 206 /* We will program LCRR to this value later */ 207 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV; 208 #else 209 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV; 210 #endif 211 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) { 212 #if defined(CONFIG_FSL_CORENET) 213 /* If this is corenet based SoC, bit-representation 214 * for four times the clock divider values. 215 */ 216 lcrr_div *= 4; 217 #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \ 218 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560) 219 /* 220 * Yes, the entire PQ38 family use the same 221 * bit-representation for twice the clock divider values. 222 */ 223 lcrr_div *= 2; 224 #endif 225 sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div; 226 } else { 227 /* In case anyone cares what the unknown value is */ 228 sysInfo->freqLocalBus = lcrr_div; 229 } 230 #endif 231 } 232 233 234 int get_clocks (void) 235 { 236 sys_info_t sys_info; 237 #ifdef CONFIG_MPC8544 238 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR; 239 #endif 240 #if defined(CONFIG_CPM2) 241 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR; 242 uint sccr, dfbrg; 243 244 /* set VCO = 4 * BRG */ 245 cpm->im_cpm_intctl.sccr &= 0xfffffffc; 246 sccr = cpm->im_cpm_intctl.sccr; 247 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT; 248 #endif 249 get_sys_info (&sys_info); 250 gd->cpu_clk = sys_info.freqProcessor[0]; 251 gd->bus_clk = sys_info.freqSystemBus; 252 gd->mem_clk = sys_info.freqDDRBus; 253 gd->lbc_clk = sys_info.freqLocalBus; 254 255 #ifdef CONFIG_QE 256 gd->qe_clk = sys_info.freqQE; 257 gd->brg_clk = gd->qe_clk / 2; 258 #endif 259 /* 260 * The base clock for I2C depends on the actual SOC. Unfortunately, 261 * there is no pattern that can be used to determine the frequency, so 262 * the only choice is to look up the actual SOC number and use the value 263 * for that SOC. This information is taken from application note 264 * AN2919. 265 */ 266 #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \ 267 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) 268 gd->i2c1_clk = sys_info.freqSystemBus; 269 #elif defined(CONFIG_MPC8544) 270 /* 271 * On the 8544, the I2C clock is the same as the SEC clock. This can be 272 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See 273 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all 274 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the 275 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544. 276 */ 277 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG) 278 gd->i2c1_clk = sys_info.freqSystemBus / 3; 279 else 280 gd->i2c1_clk = sys_info.freqSystemBus / 2; 281 #else 282 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */ 283 gd->i2c1_clk = sys_info.freqSystemBus / 2; 284 #endif 285 gd->i2c2_clk = gd->i2c1_clk; 286 287 #if defined(CONFIG_FSL_ESDHC) 288 #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\ 289 defined(CONFIG_P1014) 290 gd->sdhc_clk = gd->bus_clk; 291 #else 292 gd->sdhc_clk = gd->bus_clk / 2; 293 #endif 294 #endif /* defined(CONFIG_FSL_ESDHC) */ 295 296 #if defined(CONFIG_CPM2) 297 gd->vco_out = 2*sys_info.freqSystemBus; 298 gd->cpm_clk = gd->vco_out / 2; 299 gd->scc_clk = gd->vco_out / 4; 300 gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1))); 301 #endif 302 303 if(gd->cpu_clk != 0) return (0); 304 else return (1); 305 } 306 307 308 /******************************************** 309 * get_bus_freq 310 * return system bus freq in Hz 311 *********************************************/ 312 ulong get_bus_freq (ulong dummy) 313 { 314 return gd->bus_clk; 315 } 316 317 /******************************************** 318 * get_ddr_freq 319 * return ddr bus freq in Hz 320 *********************************************/ 321 ulong get_ddr_freq (ulong dummy) 322 { 323 return gd->mem_clk; 324 } 325