1*37a0c600SAndreas Färber /*
2*37a0c600SAndreas Färber  * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
3*37a0c600SAndreas Färber  *
4*37a0c600SAndreas Färber  * This program is free software; you can redistribute it and/or modify
5*37a0c600SAndreas Färber  * it under the terms of the GNU General Public License as published by
6*37a0c600SAndreas Färber  * the Free Software Foundation; either version 2 of the License, or
7*37a0c600SAndreas Färber  * (at your option) any later version.
8*37a0c600SAndreas Färber  *
9*37a0c600SAndreas Färber  * This program is distributed in the hope that it will be useful,
10*37a0c600SAndreas Färber  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*37a0c600SAndreas Färber  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*37a0c600SAndreas Färber  * GNU General Public License for more details.
13*37a0c600SAndreas Färber  */
14*37a0c600SAndreas Färber 
15*37a0c600SAndreas Färber #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
16*37a0c600SAndreas Färber #define _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
17*37a0c600SAndreas Färber 
18*37a0c600SAndreas Färber /* core clocks */
19*37a0c600SAndreas Färber #define PLL_APLLB		1
20*37a0c600SAndreas Färber #define PLL_APLLL		2
21*37a0c600SAndreas Färber #define PLL_DPLL		3
22*37a0c600SAndreas Färber #define PLL_CPLL		4
23*37a0c600SAndreas Färber #define PLL_GPLL		5
24*37a0c600SAndreas Färber #define PLL_NPLL		6
25*37a0c600SAndreas Färber #define ARMCLKB			7
26*37a0c600SAndreas Färber #define ARMCLKL			8
27*37a0c600SAndreas Färber 
28*37a0c600SAndreas Färber /* sclk gates (special clocks) */
29*37a0c600SAndreas Färber #define SCLK_GPU_CORE		64
30*37a0c600SAndreas Färber #define SCLK_SPI0		65
31*37a0c600SAndreas Färber #define SCLK_SPI1		66
32*37a0c600SAndreas Färber #define SCLK_SPI2		67
33*37a0c600SAndreas Färber #define SCLK_SDMMC		68
34*37a0c600SAndreas Färber #define SCLK_SDIO0		69
35*37a0c600SAndreas Färber #define SCLK_EMMC		71
36*37a0c600SAndreas Färber #define SCLK_TSADC		72
37*37a0c600SAndreas Färber #define SCLK_SARADC		73
38*37a0c600SAndreas Färber #define SCLK_NANDC0		75
39*37a0c600SAndreas Färber #define SCLK_UART0		77
40*37a0c600SAndreas Färber #define SCLK_UART1		78
41*37a0c600SAndreas Färber #define SCLK_UART2		79
42*37a0c600SAndreas Färber #define SCLK_UART3		80
43*37a0c600SAndreas Färber #define SCLK_UART4		81
44*37a0c600SAndreas Färber #define SCLK_I2S_8CH		82
45*37a0c600SAndreas Färber #define SCLK_SPDIF_8CH		83
46*37a0c600SAndreas Färber #define SCLK_I2S_2CH		84
47*37a0c600SAndreas Färber #define SCLK_TIMER0		85
48*37a0c600SAndreas Färber #define SCLK_TIMER1		86
49*37a0c600SAndreas Färber #define SCLK_TIMER2		87
50*37a0c600SAndreas Färber #define SCLK_TIMER3		88
51*37a0c600SAndreas Färber #define SCLK_TIMER4		89
52*37a0c600SAndreas Färber #define SCLK_TIMER5		90
53*37a0c600SAndreas Färber #define SCLK_TIMER6		91
54*37a0c600SAndreas Färber #define SCLK_OTGPHY0		93
55*37a0c600SAndreas Färber #define SCLK_OTG_ADP		96
56*37a0c600SAndreas Färber #define SCLK_HSICPHY480M	97
57*37a0c600SAndreas Färber #define SCLK_HSICPHY12M		98
58*37a0c600SAndreas Färber #define SCLK_MACREF		99
59*37a0c600SAndreas Färber #define SCLK_VOP0_PWM		100
60*37a0c600SAndreas Färber #define SCLK_MAC_RX		102
61*37a0c600SAndreas Färber #define SCLK_MAC_TX		103
62*37a0c600SAndreas Färber #define SCLK_EDP_24M		104
63*37a0c600SAndreas Färber #define SCLK_EDP		105
64*37a0c600SAndreas Färber #define SCLK_RGA		106
65*37a0c600SAndreas Färber #define SCLK_ISP		107
66*37a0c600SAndreas Färber #define SCLK_HDCP		108
67*37a0c600SAndreas Färber #define SCLK_HDMI_HDCP		109
68*37a0c600SAndreas Färber #define SCLK_HDMI_CEC		110
69*37a0c600SAndreas Färber #define SCLK_HEVC_CABAC		111
70*37a0c600SAndreas Färber #define SCLK_HEVC_CORE		112
71*37a0c600SAndreas Färber #define SCLK_I2S_8CH_OUT	113
72*37a0c600SAndreas Färber #define SCLK_SDMMC_DRV		114
73*37a0c600SAndreas Färber #define SCLK_SDIO0_DRV		115
74*37a0c600SAndreas Färber #define SCLK_EMMC_DRV		117
75*37a0c600SAndreas Färber #define SCLK_SDMMC_SAMPLE	118
76*37a0c600SAndreas Färber #define SCLK_SDIO0_SAMPLE	119
77*37a0c600SAndreas Färber #define SCLK_EMMC_SAMPLE	121
78*37a0c600SAndreas Färber #define SCLK_USBPHY480M		122
79*37a0c600SAndreas Färber #define SCLK_PVTM_CORE		123
80*37a0c600SAndreas Färber #define SCLK_PVTM_GPU		124
81*37a0c600SAndreas Färber #define SCLK_PVTM_PMU		125
82*37a0c600SAndreas Färber #define SCLK_SFC		126
83*37a0c600SAndreas Färber #define SCLK_MAC		127
84*37a0c600SAndreas Färber #define SCLK_MACREF_OUT		128
85*37a0c600SAndreas Färber 
86*37a0c600SAndreas Färber #define DCLK_VOP		190
87*37a0c600SAndreas Färber #define MCLK_CRYPTO		191
88*37a0c600SAndreas Färber 
89*37a0c600SAndreas Färber /* aclk gates */
90*37a0c600SAndreas Färber #define ACLK_GPU_MEM		192
91*37a0c600SAndreas Färber #define ACLK_GPU_CFG		193
92*37a0c600SAndreas Färber #define ACLK_DMAC_BUS		194
93*37a0c600SAndreas Färber #define ACLK_DMAC_PERI		195
94*37a0c600SAndreas Färber #define ACLK_PERI_MMU		196
95*37a0c600SAndreas Färber #define ACLK_GMAC		197
96*37a0c600SAndreas Färber #define ACLK_VOP		198
97*37a0c600SAndreas Färber #define ACLK_VOP_IEP		199
98*37a0c600SAndreas Färber #define ACLK_RGA		200
99*37a0c600SAndreas Färber #define ACLK_HDCP		201
100*37a0c600SAndreas Färber #define ACLK_IEP		202
101*37a0c600SAndreas Färber #define ACLK_VIO0_NOC		203
102*37a0c600SAndreas Färber #define ACLK_VIP		204
103*37a0c600SAndreas Färber #define ACLK_ISP		205
104*37a0c600SAndreas Färber #define ACLK_VIO1_NOC		206
105*37a0c600SAndreas Färber #define ACLK_VIDEO		208
106*37a0c600SAndreas Färber #define ACLK_BUS		209
107*37a0c600SAndreas Färber #define ACLK_PERI		210
108*37a0c600SAndreas Färber 
109*37a0c600SAndreas Färber /* pclk gates */
110*37a0c600SAndreas Färber #define PCLK_GPIO0		320
111*37a0c600SAndreas Färber #define PCLK_GPIO1		321
112*37a0c600SAndreas Färber #define PCLK_GPIO2		322
113*37a0c600SAndreas Färber #define PCLK_GPIO3		323
114*37a0c600SAndreas Färber #define PCLK_PMUGRF		324
115*37a0c600SAndreas Färber #define PCLK_MAILBOX		325
116*37a0c600SAndreas Färber #define PCLK_GRF		329
117*37a0c600SAndreas Färber #define PCLK_SGRF		330
118*37a0c600SAndreas Färber #define PCLK_PMU		331
119*37a0c600SAndreas Färber #define PCLK_I2C0		332
120*37a0c600SAndreas Färber #define PCLK_I2C1		333
121*37a0c600SAndreas Färber #define PCLK_I2C2		334
122*37a0c600SAndreas Färber #define PCLK_I2C3		335
123*37a0c600SAndreas Färber #define PCLK_I2C4		336
124*37a0c600SAndreas Färber #define PCLK_I2C5		337
125*37a0c600SAndreas Färber #define PCLK_SPI0		338
126*37a0c600SAndreas Färber #define PCLK_SPI1		339
127*37a0c600SAndreas Färber #define PCLK_SPI2		340
128*37a0c600SAndreas Färber #define PCLK_UART0		341
129*37a0c600SAndreas Färber #define PCLK_UART1		342
130*37a0c600SAndreas Färber #define PCLK_UART2		343
131*37a0c600SAndreas Färber #define PCLK_UART3		344
132*37a0c600SAndreas Färber #define PCLK_UART4		345
133*37a0c600SAndreas Färber #define PCLK_TSADC		346
134*37a0c600SAndreas Färber #define PCLK_SARADC		347
135*37a0c600SAndreas Färber #define PCLK_SIM		348
136*37a0c600SAndreas Färber #define PCLK_GMAC		349
137*37a0c600SAndreas Färber #define PCLK_PWM0		350
138*37a0c600SAndreas Färber #define PCLK_PWM1		351
139*37a0c600SAndreas Färber #define PCLK_TIMER0		353
140*37a0c600SAndreas Färber #define PCLK_TIMER1		354
141*37a0c600SAndreas Färber #define PCLK_EDP_CTRL		355
142*37a0c600SAndreas Färber #define PCLK_MIPI_DSI0		356
143*37a0c600SAndreas Färber #define PCLK_MIPI_CSI		358
144*37a0c600SAndreas Färber #define PCLK_HDCP		359
145*37a0c600SAndreas Färber #define PCLK_HDMI_CTRL		360
146*37a0c600SAndreas Färber #define PCLK_VIO_H2P		361
147*37a0c600SAndreas Färber #define PCLK_BUS		362
148*37a0c600SAndreas Färber #define PCLK_PERI		363
149*37a0c600SAndreas Färber #define PCLK_DDRUPCTL		364
150*37a0c600SAndreas Färber #define PCLK_DDRPHY		365
151*37a0c600SAndreas Färber #define PCLK_ISP		366
152*37a0c600SAndreas Färber #define PCLK_VIP		367
153*37a0c600SAndreas Färber #define PCLK_WDT		368
154*37a0c600SAndreas Färber 
155*37a0c600SAndreas Färber /* hclk gates */
156*37a0c600SAndreas Färber #define HCLK_SFC		448
157*37a0c600SAndreas Färber #define HCLK_OTG0		449
158*37a0c600SAndreas Färber #define HCLK_HOST0		450
159*37a0c600SAndreas Färber #define HCLK_HOST1		451
160*37a0c600SAndreas Färber #define HCLK_HSIC		452
161*37a0c600SAndreas Färber #define HCLK_NANDC0		453
162*37a0c600SAndreas Färber #define HCLK_TSP		455
163*37a0c600SAndreas Färber #define HCLK_SDMMC		456
164*37a0c600SAndreas Färber #define HCLK_SDIO0		457
165*37a0c600SAndreas Färber #define HCLK_EMMC		459
166*37a0c600SAndreas Färber #define HCLK_HSADC		460
167*37a0c600SAndreas Färber #define HCLK_CRYPTO		461
168*37a0c600SAndreas Färber #define HCLK_I2S_2CH		462
169*37a0c600SAndreas Färber #define HCLK_I2S_8CH		463
170*37a0c600SAndreas Färber #define HCLK_SPDIF		464
171*37a0c600SAndreas Färber #define HCLK_VOP		465
172*37a0c600SAndreas Färber #define HCLK_ROM		467
173*37a0c600SAndreas Färber #define HCLK_IEP		468
174*37a0c600SAndreas Färber #define HCLK_ISP		469
175*37a0c600SAndreas Färber #define HCLK_RGA		470
176*37a0c600SAndreas Färber #define HCLK_VIO_AHB_ARBI	471
177*37a0c600SAndreas Färber #define HCLK_VIO_NOC		472
178*37a0c600SAndreas Färber #define HCLK_VIP		473
179*37a0c600SAndreas Färber #define HCLK_VIO_H2P		474
180*37a0c600SAndreas Färber #define HCLK_VIO_HDCPMMU	475
181*37a0c600SAndreas Färber #define HCLK_VIDEO		476
182*37a0c600SAndreas Färber #define HCLK_BUS		477
183*37a0c600SAndreas Färber #define HCLK_PERI		478
184*37a0c600SAndreas Färber 
185*37a0c600SAndreas Färber #define CLK_NR_CLKS		(HCLK_PERI + 1)
186*37a0c600SAndreas Färber 
187*37a0c600SAndreas Färber /* soft-reset indices */
188*37a0c600SAndreas Färber #define SRST_CORE_B0		0
189*37a0c600SAndreas Färber #define SRST_CORE_B1		1
190*37a0c600SAndreas Färber #define SRST_CORE_B2		2
191*37a0c600SAndreas Färber #define SRST_CORE_B3		3
192*37a0c600SAndreas Färber #define SRST_CORE_B0_PO		4
193*37a0c600SAndreas Färber #define SRST_CORE_B1_PO		5
194*37a0c600SAndreas Färber #define SRST_CORE_B2_PO		6
195*37a0c600SAndreas Färber #define SRST_CORE_B3_PO		7
196*37a0c600SAndreas Färber #define SRST_L2_B		8
197*37a0c600SAndreas Färber #define SRST_ADB_B		9
198*37a0c600SAndreas Färber #define SRST_PD_CORE_B_NIU	10
199*37a0c600SAndreas Färber #define SRST_PDBUS_STRSYS	11
200*37a0c600SAndreas Färber #define SRST_SOCDBG_B		14
201*37a0c600SAndreas Färber #define SRST_CORE_B_DBG		15
202*37a0c600SAndreas Färber 
203*37a0c600SAndreas Färber #define SRST_DMAC1		18
204*37a0c600SAndreas Färber #define SRST_INTMEM		19
205*37a0c600SAndreas Färber #define SRST_ROM		20
206*37a0c600SAndreas Färber #define SRST_SPDIF8CH		21
207*37a0c600SAndreas Färber #define SRST_I2S8CH		23
208*37a0c600SAndreas Färber #define SRST_MAILBOX		24
209*37a0c600SAndreas Färber #define SRST_I2S2CH		25
210*37a0c600SAndreas Färber #define SRST_EFUSE_256		26
211*37a0c600SAndreas Färber #define SRST_MCU_SYS		28
212*37a0c600SAndreas Färber #define SRST_MCU_PO		29
213*37a0c600SAndreas Färber #define SRST_MCU_NOC		30
214*37a0c600SAndreas Färber #define SRST_EFUSE		31
215*37a0c600SAndreas Färber 
216*37a0c600SAndreas Färber #define SRST_GPIO0		32
217*37a0c600SAndreas Färber #define SRST_GPIO1		33
218*37a0c600SAndreas Färber #define SRST_GPIO2		34
219*37a0c600SAndreas Färber #define SRST_GPIO3		35
220*37a0c600SAndreas Färber #define SRST_GPIO4		36
221*37a0c600SAndreas Färber #define SRST_PMUGRF		41
222*37a0c600SAndreas Färber #define SRST_I2C0		42
223*37a0c600SAndreas Färber #define SRST_I2C1		43
224*37a0c600SAndreas Färber #define SRST_I2C2		44
225*37a0c600SAndreas Färber #define SRST_I2C3		45
226*37a0c600SAndreas Färber #define SRST_I2C4		46
227*37a0c600SAndreas Färber #define SRST_I2C5		47
228*37a0c600SAndreas Färber 
229*37a0c600SAndreas Färber #define SRST_DWPWM		48
230*37a0c600SAndreas Färber #define SRST_MMC_PERI		49
231*37a0c600SAndreas Färber #define SRST_PERIPH_MMU		50
232*37a0c600SAndreas Färber #define SRST_GRF		55
233*37a0c600SAndreas Färber #define SRST_PMU		56
234*37a0c600SAndreas Färber #define SRST_PERIPH_AXI		57
235*37a0c600SAndreas Färber #define SRST_PERIPH_AHB		58
236*37a0c600SAndreas Färber #define SRST_PERIPH_APB		59
237*37a0c600SAndreas Färber #define SRST_PERIPH_NIU		60
238*37a0c600SAndreas Färber #define SRST_PDPERI_AHB_ARBI	61
239*37a0c600SAndreas Färber #define SRST_EMEM		62
240*37a0c600SAndreas Färber #define SRST_USB_PERI		63
241*37a0c600SAndreas Färber 
242*37a0c600SAndreas Färber #define SRST_DMAC2		64
243*37a0c600SAndreas Färber #define SRST_MAC		66
244*37a0c600SAndreas Färber #define SRST_GPS		67
245*37a0c600SAndreas Färber #define SRST_RKPWM		69
246*37a0c600SAndreas Färber #define SRST_USBHOST0		72
247*37a0c600SAndreas Färber #define SRST_HSIC		73
248*37a0c600SAndreas Färber #define SRST_HSIC_AUX		74
249*37a0c600SAndreas Färber #define SRST_HSIC_PHY		75
250*37a0c600SAndreas Färber #define SRST_HSADC		76
251*37a0c600SAndreas Färber #define SRST_NANDC0		77
252*37a0c600SAndreas Färber #define SRST_SFC		79
253*37a0c600SAndreas Färber 
254*37a0c600SAndreas Färber #define SRST_SPI0		83
255*37a0c600SAndreas Färber #define SRST_SPI1		84
256*37a0c600SAndreas Färber #define SRST_SPI2		85
257*37a0c600SAndreas Färber #define SRST_SARADC		87
258*37a0c600SAndreas Färber #define SRST_PDALIVE_NIU	88
259*37a0c600SAndreas Färber #define SRST_PDPMU_INTMEM	89
260*37a0c600SAndreas Färber #define SRST_PDPMU_NIU		90
261*37a0c600SAndreas Färber #define SRST_SGRF		91
262*37a0c600SAndreas Färber 
263*37a0c600SAndreas Färber #define SRST_VIO_ARBI		96
264*37a0c600SAndreas Färber #define SRST_RGA_NIU		97
265*37a0c600SAndreas Färber #define SRST_VIO0_NIU_AXI	98
266*37a0c600SAndreas Färber #define SRST_VIO_NIU_AHB	99
267*37a0c600SAndreas Färber #define SRST_LCDC0_AXI		100
268*37a0c600SAndreas Färber #define SRST_LCDC0_AHB		101
269*37a0c600SAndreas Färber #define SRST_LCDC0_DCLK		102
270*37a0c600SAndreas Färber #define SRST_VIP		104
271*37a0c600SAndreas Färber #define SRST_RGA_CORE		105
272*37a0c600SAndreas Färber #define SRST_IEP_AXI		106
273*37a0c600SAndreas Färber #define SRST_IEP_AHB		107
274*37a0c600SAndreas Färber #define SRST_RGA_AXI		108
275*37a0c600SAndreas Färber #define SRST_RGA_AHB		109
276*37a0c600SAndreas Färber #define SRST_ISP		110
277*37a0c600SAndreas Färber #define SRST_EDP_24M		111
278*37a0c600SAndreas Färber 
279*37a0c600SAndreas Färber #define SRST_VIDEO_AXI		112
280*37a0c600SAndreas Färber #define SRST_VIDEO_AHB		113
281*37a0c600SAndreas Färber #define SRST_MIPIDPHYTX		114
282*37a0c600SAndreas Färber #define SRST_MIPIDSI0		115
283*37a0c600SAndreas Färber #define SRST_MIPIDPHYRX		116
284*37a0c600SAndreas Färber #define SRST_MIPICSI		117
285*37a0c600SAndreas Färber #define SRST_GPU		120
286*37a0c600SAndreas Färber #define SRST_HDMI		121
287*37a0c600SAndreas Färber #define SRST_EDP		122
288*37a0c600SAndreas Färber #define SRST_PMU_PVTM		123
289*37a0c600SAndreas Färber #define SRST_CORE_PVTM		124
290*37a0c600SAndreas Färber #define SRST_GPU_PVTM		125
291*37a0c600SAndreas Färber #define SRST_GPU_SYS		126
292*37a0c600SAndreas Färber #define SRST_GPU_MEM_NIU	127
293*37a0c600SAndreas Färber 
294*37a0c600SAndreas Färber #define SRST_MMC0		128
295*37a0c600SAndreas Färber #define SRST_SDIO0		129
296*37a0c600SAndreas Färber #define SRST_EMMC		131
297*37a0c600SAndreas Färber #define SRST_USBOTG_AHB		132
298*37a0c600SAndreas Färber #define SRST_USBOTG_PHY		133
299*37a0c600SAndreas Färber #define SRST_USBOTG_CON		134
300*37a0c600SAndreas Färber #define SRST_USBHOST0_AHB	135
301*37a0c600SAndreas Färber #define SRST_USBHOST0_PHY	136
302*37a0c600SAndreas Färber #define SRST_USBHOST0_CON	137
303*37a0c600SAndreas Färber #define SRST_USBOTG_UTMI	138
304*37a0c600SAndreas Färber #define SRST_USBHOST1_UTMI	139
305*37a0c600SAndreas Färber #define SRST_USB_ADP		141
306*37a0c600SAndreas Färber 
307*37a0c600SAndreas Färber #define SRST_CORESIGHT		144
308*37a0c600SAndreas Färber #define SRST_PD_CORE_AHB_NOC	145
309*37a0c600SAndreas Färber #define SRST_PD_CORE_APB_NOC	146
310*37a0c600SAndreas Färber #define SRST_GIC		148
311*37a0c600SAndreas Färber #define SRST_LCDC_PWM0		149
312*37a0c600SAndreas Färber #define SRST_RGA_H2P_BRG	153
313*37a0c600SAndreas Färber #define SRST_VIDEO		154
314*37a0c600SAndreas Färber #define SRST_GPU_CFG_NIU	157
315*37a0c600SAndreas Färber #define SRST_TSADC		159
316*37a0c600SAndreas Färber 
317*37a0c600SAndreas Färber #define SRST_DDRPHY0		160
318*37a0c600SAndreas Färber #define SRST_DDRPHY0_APB	161
319*37a0c600SAndreas Färber #define SRST_DDRCTRL0		162
320*37a0c600SAndreas Färber #define SRST_DDRCTRL0_APB	163
321*37a0c600SAndreas Färber #define SRST_VIDEO_NIU		165
322*37a0c600SAndreas Färber #define SRST_VIDEO_NIU_AHB	167
323*37a0c600SAndreas Färber #define SRST_DDRMSCH0		170
324*37a0c600SAndreas Färber #define SRST_PDBUS_AHB		173
325*37a0c600SAndreas Färber #define SRST_CRYPTO		174
326*37a0c600SAndreas Färber 
327*37a0c600SAndreas Färber #define SRST_UART0		179
328*37a0c600SAndreas Färber #define SRST_UART1		180
329*37a0c600SAndreas Färber #define SRST_UART2		181
330*37a0c600SAndreas Färber #define SRST_UART3		182
331*37a0c600SAndreas Färber #define SRST_UART4		183
332*37a0c600SAndreas Färber #define SRST_SIMC		186
333*37a0c600SAndreas Färber #define SRST_TSP		188
334*37a0c600SAndreas Färber #define SRST_TSP_CLKIN0		189
335*37a0c600SAndreas Färber 
336*37a0c600SAndreas Färber #define SRST_CORE_L0		192
337*37a0c600SAndreas Färber #define SRST_CORE_L1		193
338*37a0c600SAndreas Färber #define SRST_CORE_L2		194
339*37a0c600SAndreas Färber #define SRST_CORE_L3		195
340*37a0c600SAndreas Färber #define SRST_CORE_L0_PO		195
341*37a0c600SAndreas Färber #define SRST_CORE_L1_PO		197
342*37a0c600SAndreas Färber #define SRST_CORE_L2_PO		198
343*37a0c600SAndreas Färber #define SRST_CORE_L3_PO		199
344*37a0c600SAndreas Färber #define SRST_L2_L		200
345*37a0c600SAndreas Färber #define SRST_ADB_L		201
346*37a0c600SAndreas Färber #define SRST_PD_CORE_L_NIU	202
347*37a0c600SAndreas Färber #define SRST_CCI_SYS		203
348*37a0c600SAndreas Färber #define SRST_CCI_DDR		204
349*37a0c600SAndreas Färber #define SRST_CCI		205
350*37a0c600SAndreas Färber #define SRST_SOCDBG_L		206
351*37a0c600SAndreas Färber #define SRST_CORE_L_DBG		207
352*37a0c600SAndreas Färber 
353*37a0c600SAndreas Färber #define SRST_CORE_B0_NC		208
354*37a0c600SAndreas Färber #define SRST_CORE_B0_PO_NC	209
355*37a0c600SAndreas Färber #define SRST_L2_B_NC		210
356*37a0c600SAndreas Färber #define SRST_ADB_B_NC		211
357*37a0c600SAndreas Färber #define SRST_PD_CORE_B_NIU_NC	212
358*37a0c600SAndreas Färber #define SRST_PDBUS_STRSYS_NC	213
359*37a0c600SAndreas Färber #define SRST_CORE_L0_NC		214
360*37a0c600SAndreas Färber #define SRST_CORE_L0_PO_NC	215
361*37a0c600SAndreas Färber #define SRST_L2_L_NC		216
362*37a0c600SAndreas Färber #define SRST_ADB_L_NC		217
363*37a0c600SAndreas Färber #define SRST_PD_CORE_L_NIU_NC	218
364*37a0c600SAndreas Färber #define SRST_CCI_SYS_NC		219
365*37a0c600SAndreas Färber #define SRST_CCI_DDR_NC		220
366*37a0c600SAndreas Färber #define SRST_CCI_NC		221
367*37a0c600SAndreas Färber #define SRST_TRACE_NC		222
368*37a0c600SAndreas Färber 
369*37a0c600SAndreas Färber #define SRST_TIMER00		224
370*37a0c600SAndreas Färber #define SRST_TIMER01		225
371*37a0c600SAndreas Färber #define SRST_TIMER02		226
372*37a0c600SAndreas Färber #define SRST_TIMER03		227
373*37a0c600SAndreas Färber #define SRST_TIMER04		228
374*37a0c600SAndreas Färber #define SRST_TIMER05		229
375*37a0c600SAndreas Färber #define SRST_TIMER10		230
376*37a0c600SAndreas Färber #define SRST_TIMER11		231
377*37a0c600SAndreas Färber #define SRST_TIMER12		232
378*37a0c600SAndreas Färber #define SRST_TIMER13		233
379*37a0c600SAndreas Färber #define SRST_TIMER14		234
380*37a0c600SAndreas Färber #define SRST_TIMER15		235
381*37a0c600SAndreas Färber #define SRST_TIMER0_APB		236
382*37a0c600SAndreas Färber #define SRST_TIMER1_APB		237
383*37a0c600SAndreas Färber 
384*37a0c600SAndreas Färber #endif
385