1*166097e8SThomas Abraham /*
2*166097e8SThomas Abraham  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
3*166097e8SThomas Abraham  * Author: Naveen Krishna Ch <naveenkrishna.ch@gmail.com>
4*166097e8SThomas Abraham  *
5*166097e8SThomas Abraham  * This program is free software; you can redistribute it and/or modify
6*166097e8SThomas Abraham  * it under the terms of the GNU General Public License version 2 as
7*166097e8SThomas Abraham  * published by the Free Software Foundation.
8*166097e8SThomas Abraham */
9*166097e8SThomas Abraham 
10*166097e8SThomas Abraham #ifndef _DT_BINDINGS_CLOCK_EXYNOS7_H
11*166097e8SThomas Abraham #define _DT_BINDINGS_CLOCK_EXYNOS7_H
12*166097e8SThomas Abraham 
13*166097e8SThomas Abraham /* TOPC */
14*166097e8SThomas Abraham #define DOUT_ACLK_PERIS			1
15*166097e8SThomas Abraham #define DOUT_SCLK_BUS0_PLL		2
16*166097e8SThomas Abraham #define DOUT_SCLK_BUS1_PLL		3
17*166097e8SThomas Abraham #define DOUT_SCLK_CC_PLL		4
18*166097e8SThomas Abraham #define DOUT_SCLK_MFC_PLL		5
19*166097e8SThomas Abraham #define DOUT_ACLK_CCORE_133		6
20*166097e8SThomas Abraham #define DOUT_ACLK_MSCL_532		7
21*166097e8SThomas Abraham #define ACLK_MSCL_532			8
22*166097e8SThomas Abraham #define DOUT_SCLK_AUD_PLL		9
23*166097e8SThomas Abraham #define FOUT_AUD_PLL			10
24*166097e8SThomas Abraham #define SCLK_AUD_PLL			11
25*166097e8SThomas Abraham #define SCLK_MFC_PLL_B			12
26*166097e8SThomas Abraham #define SCLK_MFC_PLL_A			13
27*166097e8SThomas Abraham #define SCLK_BUS1_PLL_B			14
28*166097e8SThomas Abraham #define SCLK_BUS1_PLL_A			15
29*166097e8SThomas Abraham #define SCLK_BUS0_PLL_B			16
30*166097e8SThomas Abraham #define SCLK_BUS0_PLL_A			17
31*166097e8SThomas Abraham #define SCLK_CC_PLL_B			18
32*166097e8SThomas Abraham #define SCLK_CC_PLL_A			19
33*166097e8SThomas Abraham #define ACLK_CCORE_133			20
34*166097e8SThomas Abraham #define ACLK_PERIS_66			21
35*166097e8SThomas Abraham #define TOPC_NR_CLK			22
36*166097e8SThomas Abraham 
37*166097e8SThomas Abraham /* TOP0 */
38*166097e8SThomas Abraham #define DOUT_ACLK_PERIC1		1
39*166097e8SThomas Abraham #define DOUT_ACLK_PERIC0		2
40*166097e8SThomas Abraham #define CLK_SCLK_UART0			3
41*166097e8SThomas Abraham #define CLK_SCLK_UART1			4
42*166097e8SThomas Abraham #define CLK_SCLK_UART2			5
43*166097e8SThomas Abraham #define CLK_SCLK_UART3			6
44*166097e8SThomas Abraham #define CLK_SCLK_SPI0			7
45*166097e8SThomas Abraham #define CLK_SCLK_SPI1			8
46*166097e8SThomas Abraham #define CLK_SCLK_SPI2			9
47*166097e8SThomas Abraham #define CLK_SCLK_SPI3			10
48*166097e8SThomas Abraham #define CLK_SCLK_SPI4			11
49*166097e8SThomas Abraham #define CLK_SCLK_SPDIF			12
50*166097e8SThomas Abraham #define CLK_SCLK_PCM1			13
51*166097e8SThomas Abraham #define CLK_SCLK_I2S1			14
52*166097e8SThomas Abraham #define CLK_ACLK_PERIC0_66		15
53*166097e8SThomas Abraham #define CLK_ACLK_PERIC1_66		16
54*166097e8SThomas Abraham #define TOP0_NR_CLK			17
55*166097e8SThomas Abraham 
56*166097e8SThomas Abraham /* TOP1 */
57*166097e8SThomas Abraham #define DOUT_ACLK_FSYS1_200		1
58*166097e8SThomas Abraham #define DOUT_ACLK_FSYS0_200		2
59*166097e8SThomas Abraham #define DOUT_SCLK_MMC2			3
60*166097e8SThomas Abraham #define DOUT_SCLK_MMC1			4
61*166097e8SThomas Abraham #define DOUT_SCLK_MMC0			5
62*166097e8SThomas Abraham #define CLK_SCLK_MMC2			6
63*166097e8SThomas Abraham #define CLK_SCLK_MMC1			7
64*166097e8SThomas Abraham #define CLK_SCLK_MMC0			8
65*166097e8SThomas Abraham #define CLK_ACLK_FSYS0_200		9
66*166097e8SThomas Abraham #define CLK_ACLK_FSYS1_200		10
67*166097e8SThomas Abraham #define CLK_SCLK_PHY_FSYS1		11
68*166097e8SThomas Abraham #define CLK_SCLK_PHY_FSYS1_26M		12
69*166097e8SThomas Abraham #define MOUT_SCLK_UFSUNIPRO20		13
70*166097e8SThomas Abraham #define DOUT_SCLK_UFSUNIPRO20		14
71*166097e8SThomas Abraham #define CLK_SCLK_UFSUNIPRO20		15
72*166097e8SThomas Abraham #define DOUT_SCLK_PHY_FSYS1		16
73*166097e8SThomas Abraham #define DOUT_SCLK_PHY_FSYS1_26M		17
74*166097e8SThomas Abraham #define TOP1_NR_CLK			18
75*166097e8SThomas Abraham 
76*166097e8SThomas Abraham /* CCORE */
77*166097e8SThomas Abraham #define PCLK_RTC			1
78*166097e8SThomas Abraham #define CCORE_NR_CLK			2
79*166097e8SThomas Abraham 
80*166097e8SThomas Abraham /* PERIC0 */
81*166097e8SThomas Abraham #define PCLK_UART0			1
82*166097e8SThomas Abraham #define SCLK_UART0			2
83*166097e8SThomas Abraham #define PCLK_HSI2C0			3
84*166097e8SThomas Abraham #define PCLK_HSI2C1			4
85*166097e8SThomas Abraham #define PCLK_HSI2C4			5
86*166097e8SThomas Abraham #define PCLK_HSI2C5			6
87*166097e8SThomas Abraham #define PCLK_HSI2C9			7
88*166097e8SThomas Abraham #define PCLK_HSI2C10			8
89*166097e8SThomas Abraham #define PCLK_HSI2C11			9
90*166097e8SThomas Abraham #define PCLK_PWM			10
91*166097e8SThomas Abraham #define SCLK_PWM			11
92*166097e8SThomas Abraham #define PCLK_ADCIF			12
93*166097e8SThomas Abraham #define PERIC0_NR_CLK			13
94*166097e8SThomas Abraham 
95*166097e8SThomas Abraham /* PERIC1 */
96*166097e8SThomas Abraham #define PCLK_UART1			1
97*166097e8SThomas Abraham #define PCLK_UART2			2
98*166097e8SThomas Abraham #define PCLK_UART3			3
99*166097e8SThomas Abraham #define SCLK_UART1			4
100*166097e8SThomas Abraham #define SCLK_UART2			5
101*166097e8SThomas Abraham #define SCLK_UART3			6
102*166097e8SThomas Abraham #define PCLK_HSI2C2			7
103*166097e8SThomas Abraham #define PCLK_HSI2C3			8
104*166097e8SThomas Abraham #define PCLK_HSI2C6			9
105*166097e8SThomas Abraham #define PCLK_HSI2C7			10
106*166097e8SThomas Abraham #define PCLK_HSI2C8			11
107*166097e8SThomas Abraham #define PCLK_SPI0			12
108*166097e8SThomas Abraham #define PCLK_SPI1			13
109*166097e8SThomas Abraham #define PCLK_SPI2			14
110*166097e8SThomas Abraham #define PCLK_SPI3			15
111*166097e8SThomas Abraham #define PCLK_SPI4			16
112*166097e8SThomas Abraham #define SCLK_SPI0			17
113*166097e8SThomas Abraham #define SCLK_SPI1			18
114*166097e8SThomas Abraham #define SCLK_SPI2			19
115*166097e8SThomas Abraham #define SCLK_SPI3			20
116*166097e8SThomas Abraham #define SCLK_SPI4			21
117*166097e8SThomas Abraham #define PCLK_I2S1			22
118*166097e8SThomas Abraham #define PCLK_PCM1			23
119*166097e8SThomas Abraham #define PCLK_SPDIF			24
120*166097e8SThomas Abraham #define SCLK_I2S1			25
121*166097e8SThomas Abraham #define SCLK_PCM1			26
122*166097e8SThomas Abraham #define SCLK_SPDIF			27
123*166097e8SThomas Abraham #define PERIC1_NR_CLK			28
124*166097e8SThomas Abraham 
125*166097e8SThomas Abraham /* PERIS */
126*166097e8SThomas Abraham #define PCLK_CHIPID			1
127*166097e8SThomas Abraham #define SCLK_CHIPID			2
128*166097e8SThomas Abraham #define PCLK_WDT			3
129*166097e8SThomas Abraham #define PCLK_TMU			4
130*166097e8SThomas Abraham #define SCLK_TMU			5
131*166097e8SThomas Abraham #define PERIS_NR_CLK			6
132*166097e8SThomas Abraham 
133*166097e8SThomas Abraham /* FSYS0 */
134*166097e8SThomas Abraham #define ACLK_MMC2			1
135*166097e8SThomas Abraham #define ACLK_AXIUS_USBDRD30X_FSYS0X	2
136*166097e8SThomas Abraham #define ACLK_USBDRD300			3
137*166097e8SThomas Abraham #define SCLK_USBDRD300_SUSPENDCLK	4
138*166097e8SThomas Abraham #define SCLK_USBDRD300_REFCLK		5
139*166097e8SThomas Abraham #define PHYCLK_USBDRD300_UDRD30_PIPE_PCLK_USER		6
140*166097e8SThomas Abraham #define PHYCLK_USBDRD300_UDRD30_PHYCLK_USER		7
141*166097e8SThomas Abraham #define OSCCLK_PHY_CLKOUT_USB30_PHY		8
142*166097e8SThomas Abraham #define ACLK_PDMA0			9
143*166097e8SThomas Abraham #define ACLK_PDMA1			10
144*166097e8SThomas Abraham #define FSYS0_NR_CLK			11
145*166097e8SThomas Abraham 
146*166097e8SThomas Abraham /* FSYS1 */
147*166097e8SThomas Abraham #define ACLK_MMC1			1
148*166097e8SThomas Abraham #define ACLK_MMC0			2
149*166097e8SThomas Abraham #define PHYCLK_UFS20_TX0_SYMBOL		3
150*166097e8SThomas Abraham #define PHYCLK_UFS20_RX0_SYMBOL		4
151*166097e8SThomas Abraham #define PHYCLK_UFS20_RX1_SYMBOL		5
152*166097e8SThomas Abraham #define ACLK_UFS20_LINK			6
153*166097e8SThomas Abraham #define SCLK_UFSUNIPRO20_USER		7
154*166097e8SThomas Abraham #define PHYCLK_UFS20_RX1_SYMBOL_USER	8
155*166097e8SThomas Abraham #define PHYCLK_UFS20_RX0_SYMBOL_USER	9
156*166097e8SThomas Abraham #define PHYCLK_UFS20_TX0_SYMBOL_USER	10
157*166097e8SThomas Abraham #define OSCCLK_PHY_CLKOUT_EMBEDDED_COMBO_PHY	11
158*166097e8SThomas Abraham #define SCLK_COMBO_PHY_EMBEDDED_26M	12
159*166097e8SThomas Abraham #define DOUT_PCLK_FSYS1			13
160*166097e8SThomas Abraham #define PCLK_GPIO_FSYS1			14
161*166097e8SThomas Abraham #define MOUT_FSYS1_PHYCLK_SEL1		15
162*166097e8SThomas Abraham #define FSYS1_NR_CLK			16
163*166097e8SThomas Abraham 
164*166097e8SThomas Abraham /* MSCL */
165*166097e8SThomas Abraham #define USERMUX_ACLK_MSCL_532		1
166*166097e8SThomas Abraham #define DOUT_PCLK_MSCL			2
167*166097e8SThomas Abraham #define ACLK_MSCL_0			3
168*166097e8SThomas Abraham #define ACLK_MSCL_1			4
169*166097e8SThomas Abraham #define ACLK_JPEG			5
170*166097e8SThomas Abraham #define ACLK_G2D			6
171*166097e8SThomas Abraham #define ACLK_LH_ASYNC_SI_MSCL_0		7
172*166097e8SThomas Abraham #define ACLK_LH_ASYNC_SI_MSCL_1		8
173*166097e8SThomas Abraham #define ACLK_AXI2ACEL_BRIDGE		9
174*166097e8SThomas Abraham #define ACLK_XIU_MSCLX_0		10
175*166097e8SThomas Abraham #define ACLK_XIU_MSCLX_1		11
176*166097e8SThomas Abraham #define ACLK_QE_MSCL_0			12
177*166097e8SThomas Abraham #define ACLK_QE_MSCL_1			13
178*166097e8SThomas Abraham #define ACLK_QE_JPEG			14
179*166097e8SThomas Abraham #define ACLK_QE_G2D			15
180*166097e8SThomas Abraham #define ACLK_PPMU_MSCL_0		16
181*166097e8SThomas Abraham #define ACLK_PPMU_MSCL_1		17
182*166097e8SThomas Abraham #define ACLK_MSCLNP_133			18
183*166097e8SThomas Abraham #define ACLK_AHB2APB_MSCL0P		19
184*166097e8SThomas Abraham #define ACLK_AHB2APB_MSCL1P		20
185*166097e8SThomas Abraham 
186*166097e8SThomas Abraham #define PCLK_MSCL_0			21
187*166097e8SThomas Abraham #define PCLK_MSCL_1			22
188*166097e8SThomas Abraham #define PCLK_JPEG			23
189*166097e8SThomas Abraham #define PCLK_G2D			24
190*166097e8SThomas Abraham #define PCLK_QE_MSCL_0			25
191*166097e8SThomas Abraham #define PCLK_QE_MSCL_1			26
192*166097e8SThomas Abraham #define PCLK_QE_JPEG			27
193*166097e8SThomas Abraham #define PCLK_QE_G2D			28
194*166097e8SThomas Abraham #define PCLK_PPMU_MSCL_0		29
195*166097e8SThomas Abraham #define PCLK_PPMU_MSCL_1		30
196*166097e8SThomas Abraham #define PCLK_AXI2ACEL_BRIDGE		31
197*166097e8SThomas Abraham #define PCLK_PMU_MSCL			32
198*166097e8SThomas Abraham #define MSCL_NR_CLK			33
199*166097e8SThomas Abraham 
200*166097e8SThomas Abraham /* AUD */
201*166097e8SThomas Abraham #define SCLK_I2S			1
202*166097e8SThomas Abraham #define SCLK_PCM			2
203*166097e8SThomas Abraham #define PCLK_I2S			3
204*166097e8SThomas Abraham #define PCLK_PCM			4
205*166097e8SThomas Abraham #define ACLK_ADMA			5
206*166097e8SThomas Abraham #define AUD_NR_CLK			6
207*166097e8SThomas Abraham #endif /* _DT_BINDINGS_CLOCK_EXYNOS7_H */
208