xref: /openbmc/u-boot/arch/mips/include/asm/cm.h (revision dd1033e4)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * MIPS Coherence Manager (CM) Register Definitions
4  *
5  * Copyright (c) 2016 Imagination Technologies Ltd.
6  */
7 #ifndef __MIPS_ASM_CM_H__
8 #define __MIPS_ASM_CM_H__
9 
10 /* Global Control Register (GCR) offsets */
11 #define GCR_BASE			0x0008
12 #define GCR_BASE_UPPER			0x000c
13 #define GCR_REV				0x0030
14 #define GCR_L2_CONFIG			0x0130
15 #define GCR_L2_TAG_ADDR			0x0600
16 #define GCR_L2_TAG_ADDR_UPPER		0x0604
17 #define GCR_L2_TAG_STATE		0x0608
18 #define GCR_L2_TAG_STATE_UPPER		0x060c
19 #define GCR_L2_DATA			0x0610
20 #define GCR_L2_DATA_UPPER		0x0614
21 #define GCR_Cx_COHERENCE		0x2008
22 
23 /* GCR_REV CM versions */
24 #define GCR_REV_CM3			0x0800
25 
26 /* GCR_L2_CONFIG fields */
27 #define GCR_L2_CONFIG_ASSOC_SHIFT	0
28 #define GCR_L2_CONFIG_ASSOC_BITS	8
29 #define GCR_L2_CONFIG_LINESZ_SHIFT	8
30 #define GCR_L2_CONFIG_LINESZ_BITS	4
31 #define GCR_L2_CONFIG_SETSZ_SHIFT	12
32 #define GCR_L2_CONFIG_SETSZ_BITS	4
33 #define GCR_L2_CONFIG_BYPASS		(1 << 20)
34 
35 /* GCR_Cx_COHERENCE */
36 #define GCR_Cx_COHERENCE_DOM_EN		(0xff << 0)
37 #define GCR_Cx_COHERENCE_EN		(0x1 << 0)
38 
39 #ifndef __ASSEMBLY__
40 
41 #include <asm/io.h>
42 
43 static inline void *mips_cm_base(void)
44 {
45 	return (void *)CKSEG1ADDR(CONFIG_MIPS_CM_BASE);
46 }
47 
48 static inline unsigned long mips_cm_l2_line_size(void)
49 {
50 	unsigned long l2conf, line_sz;
51 
52 	l2conf = __raw_readl(mips_cm_base() + GCR_L2_CONFIG);
53 
54 	line_sz = l2conf >> GCR_L2_CONFIG_LINESZ_SHIFT;
55 	line_sz &= GENMASK(GCR_L2_CONFIG_LINESZ_BITS - 1, 0);
56 	return line_sz ? (2 << line_sz) : 0;
57 }
58 
59 #endif /* !__ASSEMBLY__ */
60 
61 #endif /* __MIPS_ASM_CM_H__ */
62