16c43f6c8STom Warren /*
2*ee562dc3SStephen Warren  * This header provides constants for binding nvidia,tegra210-car.
3*ee562dc3SStephen Warren  *
4*ee562dc3SStephen Warren  * The first 224 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB
5*ee562dc3SStephen Warren  * registers. These IDs often match those in the CAR's RST_DEVICES registers,
6*ee562dc3SStephen Warren  * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In
7*ee562dc3SStephen Warren  * this case, those clocks are assigned IDs above 224 in order to highlight
8*ee562dc3SStephen Warren  * this issue. Implementations that interpret these clock IDs as bit values
9*ee562dc3SStephen Warren  * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to
10*ee562dc3SStephen Warren  * explicitly handle these special cases.
11*ee562dc3SStephen Warren  *
12*ee562dc3SStephen Warren  * The balance of the clocks controlled by the CAR are assigned IDs of 224 and
13*ee562dc3SStephen Warren  * above.
146c43f6c8STom Warren  */
156c43f6c8STom Warren 
166c43f6c8STom Warren #ifndef _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
176c43f6c8STom Warren #define _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
186c43f6c8STom Warren 
196c43f6c8STom Warren /* 0 */
206c43f6c8STom Warren /* 1 */
216c43f6c8STom Warren /* 2 */
226c43f6c8STom Warren #define TEGRA210_CLK_ISPB 3
236c43f6c8STom Warren #define TEGRA210_CLK_RTC 4
246c43f6c8STom Warren #define TEGRA210_CLK_TIMER 5
256c43f6c8STom Warren #define TEGRA210_CLK_UARTA 6
266c43f6c8STom Warren /* 7 (register bit affects uartb and vfir) */
27*ee562dc3SStephen Warren #define TEGRA210_CLK_GPIO 8
286c43f6c8STom Warren #define TEGRA210_CLK_SDMMC2 9
296c43f6c8STom Warren /* 10 (register bit affects spdif_in and spdif_out) */
306c43f6c8STom Warren #define TEGRA210_CLK_I2S1 11
316c43f6c8STom Warren #define TEGRA210_CLK_I2C1 12
326c43f6c8STom Warren /* 13 */
336c43f6c8STom Warren #define TEGRA210_CLK_SDMMC1 14
346c43f6c8STom Warren #define TEGRA210_CLK_SDMMC4 15
356c43f6c8STom Warren /* 16 */
366c43f6c8STom Warren #define TEGRA210_CLK_PWM 17
376c43f6c8STom Warren #define TEGRA210_CLK_I2S2 18
38*ee562dc3SStephen Warren /* 19 */
396c43f6c8STom Warren /* 20 (register bit affects vi and vi_sensor) */
406c43f6c8STom Warren /* 21 */
416c43f6c8STom Warren #define TEGRA210_CLK_USBD 22
426c43f6c8STom Warren #define TEGRA210_CLK_ISP 23
43*ee562dc3SStephen Warren /* 24 */
446c43f6c8STom Warren /* 25 */
456c43f6c8STom Warren #define TEGRA210_CLK_DISP2 26
466c43f6c8STom Warren #define TEGRA210_CLK_DISP1 27
476c43f6c8STom Warren #define TEGRA210_CLK_HOST1X 28
48*ee562dc3SStephen Warren /* 29 */
496c43f6c8STom Warren #define TEGRA210_CLK_I2S0 30
506c43f6c8STom Warren /* 31 */
516c43f6c8STom Warren 
526c43f6c8STom Warren #define TEGRA210_CLK_MC 32
53*ee562dc3SStephen Warren #define TEGRA210_CLK_AHBDMA 33
546c43f6c8STom Warren #define TEGRA210_CLK_APBDMA 34
556c43f6c8STom Warren /* 35 */
56*ee562dc3SStephen Warren /* 36 */
576c43f6c8STom Warren /* 37 */
58*ee562dc3SStephen Warren #define TEGRA210_CLK_PMC 38
596c43f6c8STom Warren /* 39 (register bit affects fuse and fuse_burn) */
606c43f6c8STom Warren #define TEGRA210_CLK_KFUSE 40
616c43f6c8STom Warren #define TEGRA210_CLK_SBC1 41
62*ee562dc3SStephen Warren /* 42 */
636c43f6c8STom Warren /* 43 */
646c43f6c8STom Warren #define TEGRA210_CLK_SBC2 44
656c43f6c8STom Warren /* 45 */
666c43f6c8STom Warren #define TEGRA210_CLK_SBC3 46
676c43f6c8STom Warren #define TEGRA210_CLK_I2C5 47
686c43f6c8STom Warren #define TEGRA210_CLK_DSIA 48
696c43f6c8STom Warren /* 49 */
70*ee562dc3SStephen Warren /* 50 */
71*ee562dc3SStephen Warren /* 51 */
726c43f6c8STom Warren #define TEGRA210_CLK_CSI 52
736c43f6c8STom Warren /* 53 */
746c43f6c8STom Warren #define TEGRA210_CLK_I2C2 54
756c43f6c8STom Warren #define TEGRA210_CLK_UARTC 55
766c43f6c8STom Warren #define TEGRA210_CLK_MIPI_CAL 56
776c43f6c8STom Warren #define TEGRA210_CLK_EMC 57
786c43f6c8STom Warren #define TEGRA210_CLK_USB2 58
79*ee562dc3SStephen Warren /* 59 */
806c43f6c8STom Warren /* 60 */
81*ee562dc3SStephen Warren /* 61 */
82*ee562dc3SStephen Warren /* 62 */
836c43f6c8STom Warren #define TEGRA210_CLK_BSEV 63
846c43f6c8STom Warren 
856c43f6c8STom Warren /* 64 */
866c43f6c8STom Warren #define TEGRA210_CLK_UARTD 65
876c43f6c8STom Warren /* 66 */
886c43f6c8STom Warren #define TEGRA210_CLK_I2C3 67
896c43f6c8STom Warren #define TEGRA210_CLK_SBC4 68
906c43f6c8STom Warren #define TEGRA210_CLK_SDMMC3 69
916c43f6c8STom Warren #define TEGRA210_CLK_PCIE 70
926c43f6c8STom Warren #define TEGRA210_CLK_OWR 71
936c43f6c8STom Warren #define TEGRA210_CLK_AFI 72
946c43f6c8STom Warren #define TEGRA210_CLK_CSITE 73
956c43f6c8STom Warren /* 74 */
966c43f6c8STom Warren /* 75 */
97*ee562dc3SStephen Warren /* 76 */
98*ee562dc3SStephen Warren /* 77 */
996c43f6c8STom Warren #define TEGRA210_CLK_SOC_THERM 78
1006c43f6c8STom Warren #define TEGRA210_CLK_DTV 79
1016c43f6c8STom Warren /* 80 */
1026c43f6c8STom Warren #define TEGRA210_CLK_I2CSLOW 81
1036c43f6c8STom Warren #define TEGRA210_CLK_DSIB 82
1046c43f6c8STom Warren #define TEGRA210_CLK_TSEC 83
1056c43f6c8STom Warren /* 84 */
1066c43f6c8STom Warren /* 85 */
1076c43f6c8STom Warren /* 86 */
1086c43f6c8STom Warren /* 87 */
1096c43f6c8STom Warren /* 88 */
1106c43f6c8STom Warren #define TEGRA210_CLK_XUSB_HOST 89
1116c43f6c8STom Warren /* 90 */
112*ee562dc3SStephen Warren /* 91 */
1136c43f6c8STom Warren #define TEGRA210_CLK_CSUS 92
1146c43f6c8STom Warren /* 93 */
1156c43f6c8STom Warren /* 94 */
1166c43f6c8STom Warren /* 95 (bit affects xusb_dev and xusb_dev_src) */
1176c43f6c8STom Warren 
1186c43f6c8STom Warren /* 96 */
1196c43f6c8STom Warren /* 97 */
1206c43f6c8STom Warren /* 98 */
1216c43f6c8STom Warren #define TEGRA210_CLK_MSELECT 99
1226c43f6c8STom Warren #define TEGRA210_CLK_TSENSOR 100
1236c43f6c8STom Warren #define TEGRA210_CLK_I2S3 101
1246c43f6c8STom Warren #define TEGRA210_CLK_I2S4 102
1256c43f6c8STom Warren #define TEGRA210_CLK_I2C4 103
126*ee562dc3SStephen Warren /* 104 */
127*ee562dc3SStephen Warren /* 105 */
1286c43f6c8STom Warren #define TEGRA210_CLK_D_AUDIO 106
129*ee562dc3SStephen Warren #define TEGRA210_CLK_APB2APE 107
130*ee562dc3SStephen Warren /* 108 */
131*ee562dc3SStephen Warren /* 109 */
132*ee562dc3SStephen Warren /* 110 */
1336c43f6c8STom Warren #define TEGRA210_CLK_HDA2CODEC_2X 111
1346c43f6c8STom Warren /* 112 */
135*ee562dc3SStephen Warren /* 113 */
136*ee562dc3SStephen Warren /* 114 */
137*ee562dc3SStephen Warren /* 115 */
138*ee562dc3SStephen Warren /* 116 */
139*ee562dc3SStephen Warren /* 117 */
1406c43f6c8STom Warren #define TEGRA210_CLK_SPDIF_2X 118
1416c43f6c8STom Warren #define TEGRA210_CLK_ACTMON 119
1426c43f6c8STom Warren #define TEGRA210_CLK_EXTERN1 120
1436c43f6c8STom Warren #define TEGRA210_CLK_EXTERN2 121
1446c43f6c8STom Warren #define TEGRA210_CLK_EXTERN3 122
1456c43f6c8STom Warren #define TEGRA210_CLK_SATA_OOB 123
1466c43f6c8STom Warren #define TEGRA210_CLK_SATA 124
1476c43f6c8STom Warren #define TEGRA210_CLK_HDA 125
1486c43f6c8STom Warren /* 126 */
149*ee562dc3SStephen Warren /* 127 */
1506c43f6c8STom Warren 
1516c43f6c8STom Warren #define TEGRA210_CLK_HDA2HDMI 128
152*ee562dc3SStephen Warren /* 129 */
1536c43f6c8STom Warren /* 130 */
1546c43f6c8STom Warren /* 131 */
1556c43f6c8STom Warren /* 132 */
1566c43f6c8STom Warren /* 133 */
1576c43f6c8STom Warren /* 134 */
1586c43f6c8STom Warren /* 135 */
1596c43f6c8STom Warren /* 136 */
1606c43f6c8STom Warren /* 137 */
1616c43f6c8STom Warren /* 138 */
1626c43f6c8STom Warren /* 139 */
1636c43f6c8STom Warren /* 140 */
1646c43f6c8STom Warren /* 141 */
1656c43f6c8STom Warren /* 142 */
166*ee562dc3SStephen Warren /* (bit affects xusb_falcon_src, xusb_fs_src, xusb_host_src and xusb_ss_src) */
167*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_GATE 143
1686c43f6c8STom Warren #define TEGRA210_CLK_CILAB 144
1696c43f6c8STom Warren #define TEGRA210_CLK_CILCD 145
1706c43f6c8STom Warren #define TEGRA210_CLK_CILE 146
1716c43f6c8STom Warren #define TEGRA210_CLK_DSIALP 147
1726c43f6c8STom Warren #define TEGRA210_CLK_DSIBLP 148
1736c43f6c8STom Warren #define TEGRA210_CLK_ENTROPY 149
174*ee562dc3SStephen Warren /* 150 */
1756c43f6c8STom Warren /* 151 */
176*ee562dc3SStephen Warren /* 152 */
177*ee562dc3SStephen Warren /* 153 */
178*ee562dc3SStephen Warren /* 154 */
1796c43f6c8STom Warren /* 155 (bit affects dfll_ref and dfll_soc) */
1806c43f6c8STom Warren #define TEGRA210_CLK_XUSB_SS 156
1816c43f6c8STom Warren /* 157 */
1826c43f6c8STom Warren /* 158 */
1836c43f6c8STom Warren /* 159 */
1846c43f6c8STom Warren 
1856c43f6c8STom Warren /* 160 */
186*ee562dc3SStephen Warren #define TEGRA210_CLK_DMIC1 161
187*ee562dc3SStephen Warren #define TEGRA210_CLK_DMIC2 162
1886c43f6c8STom Warren /* 163 */
1896c43f6c8STom Warren /* 164 */
1906c43f6c8STom Warren /* 165 */
1916c43f6c8STom Warren #define TEGRA210_CLK_I2C6 166
1926c43f6c8STom Warren /* 167 */
1936c43f6c8STom Warren /* 168 */
1946c43f6c8STom Warren /* 169 */
1956c43f6c8STom Warren /* 170 */
1966c43f6c8STom Warren #define TEGRA210_CLK_VIM2_CLK 171
1976c43f6c8STom Warren /* 172 */
198*ee562dc3SStephen Warren #define TEGRA210_CLK_MIPIBIF 173
1996c43f6c8STom Warren /* 174 */
2006c43f6c8STom Warren /* 175 */
201*ee562dc3SStephen Warren /* 176 */
2026c43f6c8STom Warren #define TEGRA210_CLK_CLK72MHZ 177
2036c43f6c8STom Warren #define TEGRA210_CLK_VIC03 178
2046c43f6c8STom Warren /* 179 */
205*ee562dc3SStephen Warren /* 180 */
2066c43f6c8STom Warren #define TEGRA210_CLK_DPAUX 181
2076c43f6c8STom Warren #define TEGRA210_CLK_SOR0 182
208*ee562dc3SStephen Warren #define TEGRA210_CLK_SOR1 183
2096c43f6c8STom Warren #define TEGRA210_CLK_GPU 184
210*ee562dc3SStephen Warren #define TEGRA210_CLK_DBGAPB 185
2116c43f6c8STom Warren /* 186 */
212*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT_ADSP 187
2136c43f6c8STom Warren /* 188 */
214*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_G_REF 189
2156c43f6c8STom Warren /* 190 */
2166c43f6c8STom Warren /* 191 */
2176c43f6c8STom Warren 
218*ee562dc3SStephen Warren /* 192 */
219*ee562dc3SStephen Warren #define TEGRA210_CLK_SDMMC_LEGACY 193
220*ee562dc3SStephen Warren #define TEGRA210_CLK_NVDEC 194
221*ee562dc3SStephen Warren #define TEGRA210_CLK_NVJPG 195
222*ee562dc3SStephen Warren /* 196 */
223*ee562dc3SStephen Warren #define TEGRA210_CLK_DMIC3 197
224*ee562dc3SStephen Warren #define TEGRA210_CLK_APE 198
225*ee562dc3SStephen Warren /* 199 */
226*ee562dc3SStephen Warren /* 200 */
227*ee562dc3SStephen Warren /* 201 */
228*ee562dc3SStephen Warren #define TEGRA210_CLK_MAUD 202
229*ee562dc3SStephen Warren /* 203 */
230*ee562dc3SStephen Warren /* 204 */
231*ee562dc3SStephen Warren /* 205 */
232*ee562dc3SStephen Warren #define TEGRA210_CLK_TSECB 206
233*ee562dc3SStephen Warren #define TEGRA210_CLK_DPAUX1 207
234*ee562dc3SStephen Warren #define TEGRA210_CLK_VI_I2C 208
235*ee562dc3SStephen Warren #define TEGRA210_CLK_HSIC_TRK 209
236*ee562dc3SStephen Warren #define TEGRA210_CLK_USB2_TRK 210
237*ee562dc3SStephen Warren #define TEGRA210_CLK_QSPI 211
238*ee562dc3SStephen Warren #define TEGRA210_CLK_UARTAPE 212
239*ee562dc3SStephen Warren /* 213 */
240*ee562dc3SStephen Warren /* 214 */
241*ee562dc3SStephen Warren /* 215 */
242*ee562dc3SStephen Warren /* 216 */
243*ee562dc3SStephen Warren /* 217 */
244*ee562dc3SStephen Warren /* 218 */
245*ee562dc3SStephen Warren #define TEGRA210_CLK_NVENC 219
246*ee562dc3SStephen Warren /* 220 */
247*ee562dc3SStephen Warren /* 221 */
248*ee562dc3SStephen Warren #define TEGRA210_CLK_SOR_SAFE 222
249*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT_CPU 223
2506c43f6c8STom Warren 
251*ee562dc3SStephen Warren 
252*ee562dc3SStephen Warren #define TEGRA210_CLK_UARTB 224
253*ee562dc3SStephen Warren #define TEGRA210_CLK_VFIR 225
254*ee562dc3SStephen Warren #define TEGRA210_CLK_SPDIF_IN 226
255*ee562dc3SStephen Warren #define TEGRA210_CLK_SPDIF_OUT 227
256*ee562dc3SStephen Warren #define TEGRA210_CLK_VI 228
257*ee562dc3SStephen Warren #define TEGRA210_CLK_VI_SENSOR 229
258*ee562dc3SStephen Warren #define TEGRA210_CLK_FUSE 230
259*ee562dc3SStephen Warren #define TEGRA210_CLK_FUSE_BURN 231
260*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_32K 232
261*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_M 233
262*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_M_DIV2 234
263*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_M_DIV4 235
264*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_REF 236
265*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C 237
266*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C_OUT1 238
267*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C2 239
268*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C3 240
269*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_M 241
270*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_M_OUT1 242
271*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P 243
272*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT1 244
273*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT2 245
274*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT3 246
275*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT4 247
276*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_A 248
277*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_A_OUT0 249
278*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_D 250
279*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_D_OUT0 251
280*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_D2 252
281*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_D2_OUT0 253
282*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U 254
283*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_480M 255
284*ee562dc3SStephen Warren 
285*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_60M 256
286*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_48M 257
287*ee562dc3SStephen Warren /* 258 */
288*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_X 259
289*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_X_OUT0 260
290*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_RE_VCO 261
291*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_RE_OUT 262
292*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_E 263
293*ee562dc3SStephen Warren #define TEGRA210_CLK_SPDIF_IN_SYNC 264
294*ee562dc3SStephen Warren #define TEGRA210_CLK_I2S0_SYNC 265
295*ee562dc3SStephen Warren #define TEGRA210_CLK_I2S1_SYNC 266
296*ee562dc3SStephen Warren #define TEGRA210_CLK_I2S2_SYNC 267
297*ee562dc3SStephen Warren #define TEGRA210_CLK_I2S3_SYNC 268
298*ee562dc3SStephen Warren #define TEGRA210_CLK_I2S4_SYNC 269
299*ee562dc3SStephen Warren #define TEGRA210_CLK_VIMCLK_SYNC 270
300*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO0 271
301*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO1 272
302*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO2 273
303*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO3 274
304*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO4 275
305*ee562dc3SStephen Warren #define TEGRA210_CLK_SPDIF 276
306*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_1 277
307*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_2 278
308*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_3 279
309*ee562dc3SStephen Warren #define TEGRA210_CLK_BLINK 280
3106c43f6c8STom Warren /* 281 */
3116c43f6c8STom Warren /* 282 */
3126c43f6c8STom Warren /* 283 */
313*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_HOST_SRC 284
314*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_FALCON_SRC 285
315*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_FS_SRC 286
316*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_SS_SRC 287
3176c43f6c8STom Warren 
318*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_DEV_SRC 288
319*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_DEV 289
320*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_HS_SRC 290
321*ee562dc3SStephen Warren #define TEGRA210_CLK_SCLK 291
322*ee562dc3SStephen Warren #define TEGRA210_CLK_HCLK 292
323*ee562dc3SStephen Warren #define TEGRA210_CLK_PCLK 293
324*ee562dc3SStephen Warren #define TEGRA210_CLK_CCLK_G 294
325*ee562dc3SStephen Warren #define TEGRA210_CLK_CCLK_LP 295
326*ee562dc3SStephen Warren #define TEGRA210_CLK_DFLL_REF 296
327*ee562dc3SStephen Warren #define TEGRA210_CLK_DFLL_SOC 297
328*ee562dc3SStephen Warren #define TEGRA210_CLK_VI_SENSOR2 298
329*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT5 299
330*ee562dc3SStephen Warren #define TEGRA210_CLK_CML0 300
331*ee562dc3SStephen Warren #define TEGRA210_CLK_CML1 301
332*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C4 302
333*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_DP 303
334*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_E_MUX 304
335*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_MB 305
336*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_A1 306
337*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_D_DSI_OUT 307
338*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C4_OUT0 308
339*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C4_OUT1 309
340*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C4_OUT2 310
341*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C4_OUT3 311
342*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_OUT 312
343*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_OUT1 313
344*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_U_OUT2 314
345*ee562dc3SStephen Warren #define TEGRA210_CLK_USB2_HSIC_TRK 315
346*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT_HSIO 316
347*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_P_OUT_XUSB 317
348*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_SSP_SRC 318
349*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_RE_OUT1 319
350*ee562dc3SStephen Warren /* 320 */
351*ee562dc3SStephen Warren /* 321 */
352*ee562dc3SStephen Warren /* 322 */
353*ee562dc3SStephen Warren /* 323 */
354*ee562dc3SStephen Warren /* 324 */
355*ee562dc3SStephen Warren /* 325 */
356*ee562dc3SStephen Warren /* 326 */
357*ee562dc3SStephen Warren /* 327 */
358*ee562dc3SStephen Warren /* 328 */
359*ee562dc3SStephen Warren /* 329 */
360*ee562dc3SStephen Warren /* 330 */
361*ee562dc3SStephen Warren /* 331 */
362*ee562dc3SStephen Warren /* 332 */
363*ee562dc3SStephen Warren /* 333 */
364*ee562dc3SStephen Warren /* 334 */
365*ee562dc3SStephen Warren /* 335 */
366*ee562dc3SStephen Warren /* 336 */
367*ee562dc3SStephen Warren /* 337 */
368*ee562dc3SStephen Warren /* 338 */
369*ee562dc3SStephen Warren /* 339 */
370*ee562dc3SStephen Warren /* 340 */
371*ee562dc3SStephen Warren /* 341 */
372*ee562dc3SStephen Warren /* 342 */
373*ee562dc3SStephen Warren /* 343 */
374*ee562dc3SStephen Warren /* 344 */
375*ee562dc3SStephen Warren /* 345 */
376*ee562dc3SStephen Warren /* 346 */
377*ee562dc3SStephen Warren /* 347 */
378*ee562dc3SStephen Warren /* 348 */
379*ee562dc3SStephen Warren /* 349 */
3806c43f6c8STom Warren 
381*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO0_MUX 350
382*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO1_MUX 351
383*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO2_MUX 352
384*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO3_MUX 353
385*ee562dc3SStephen Warren #define TEGRA210_CLK_AUDIO4_MUX 354
386*ee562dc3SStephen Warren #define TEGRA210_CLK_SPDIF_MUX 355
387*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_1_MUX 356
388*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_2_MUX 357
389*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_OUT_3_MUX 358
390*ee562dc3SStephen Warren #define TEGRA210_CLK_DSIA_MUX 359
391*ee562dc3SStephen Warren #define TEGRA210_CLK_DSIB_MUX 360
392*ee562dc3SStephen Warren #define TEGRA210_CLK_SOR0_LVDS 361
393*ee562dc3SStephen Warren #define TEGRA210_CLK_XUSB_SS_DIV2 362
3946c43f6c8STom Warren 
395*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_M_UD 363
396*ee562dc3SStephen Warren #define TEGRA210_CLK_PLL_C_UD 364
397*ee562dc3SStephen Warren #define TEGRA210_CLK_SCLK_MUX 365
3986c43f6c8STom Warren 
399*ee562dc3SStephen Warren #define TEGRA210_CLK_CLK_MAX 366
4006c43f6c8STom Warren 
4016c43f6c8STom Warren #endif	/* _DT_BINDINGS_CLOCK_TEGRA210_CAR_H */
402