1*cd71b1d5SPaul Burton /* SPDX-License-Identifier: GPL-2.0+ */
2*cd71b1d5SPaul Burton /*
3*cd71b1d5SPaul Burton  * This header provides clock numbers for the ingenic,jz4780-cgu DT binding.
4*cd71b1d5SPaul Burton  *
5*cd71b1d5SPaul Burton  * They are roughly ordered as:
6*cd71b1d5SPaul Burton  *   - external clocks
7*cd71b1d5SPaul Burton  *   - PLLs
8*cd71b1d5SPaul Burton  *   - muxes/dividers in the order they appear in the jz4780 programmers manual
9*cd71b1d5SPaul Burton  *   - gates in order of their bit in the CLKGR* registers
10*cd71b1d5SPaul Burton  */
11*cd71b1d5SPaul Burton 
12*cd71b1d5SPaul Burton #ifndef __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
13*cd71b1d5SPaul Burton #define __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
14*cd71b1d5SPaul Burton 
15*cd71b1d5SPaul Burton #define JZ4780_CLK_EXCLK	0
16*cd71b1d5SPaul Burton #define JZ4780_CLK_RTCLK	1
17*cd71b1d5SPaul Burton #define JZ4780_CLK_APLL		2
18*cd71b1d5SPaul Burton #define JZ4780_CLK_MPLL		3
19*cd71b1d5SPaul Burton #define JZ4780_CLK_EPLL		4
20*cd71b1d5SPaul Burton #define JZ4780_CLK_VPLL		5
21*cd71b1d5SPaul Burton #define JZ4780_CLK_OTGPHY	6
22*cd71b1d5SPaul Burton #define JZ4780_CLK_SCLKA	7
23*cd71b1d5SPaul Burton #define JZ4780_CLK_CPUMUX	8
24*cd71b1d5SPaul Burton #define JZ4780_CLK_CPU		9
25*cd71b1d5SPaul Burton #define JZ4780_CLK_L2CACHE	10
26*cd71b1d5SPaul Burton #define JZ4780_CLK_AHB0		11
27*cd71b1d5SPaul Burton #define JZ4780_CLK_AHB2PMUX	12
28*cd71b1d5SPaul Burton #define JZ4780_CLK_AHB2		13
29*cd71b1d5SPaul Burton #define JZ4780_CLK_PCLK		14
30*cd71b1d5SPaul Burton #define JZ4780_CLK_DDR		15
31*cd71b1d5SPaul Burton #define JZ4780_CLK_VPU		16
32*cd71b1d5SPaul Burton #define JZ4780_CLK_I2SPLL	17
33*cd71b1d5SPaul Burton #define JZ4780_CLK_I2S		18
34*cd71b1d5SPaul Burton #define JZ4780_CLK_LCD0PIXCLK	19
35*cd71b1d5SPaul Burton #define JZ4780_CLK_LCD1PIXCLK	20
36*cd71b1d5SPaul Burton #define JZ4780_CLK_MSCMUX	21
37*cd71b1d5SPaul Burton #define JZ4780_CLK_MSC0		22
38*cd71b1d5SPaul Burton #define JZ4780_CLK_MSC1		23
39*cd71b1d5SPaul Burton #define JZ4780_CLK_MSC2		24
40*cd71b1d5SPaul Burton #define JZ4780_CLK_UHC		25
41*cd71b1d5SPaul Burton #define JZ4780_CLK_SSIPLL	26
42*cd71b1d5SPaul Burton #define JZ4780_CLK_SSI		27
43*cd71b1d5SPaul Burton #define JZ4780_CLK_CIMMCLK	28
44*cd71b1d5SPaul Burton #define JZ4780_CLK_PCMPLL	29
45*cd71b1d5SPaul Burton #define JZ4780_CLK_PCM		30
46*cd71b1d5SPaul Burton #define JZ4780_CLK_GPU		31
47*cd71b1d5SPaul Burton #define JZ4780_CLK_HDMI		32
48*cd71b1d5SPaul Burton #define JZ4780_CLK_BCH		33
49*cd71b1d5SPaul Burton #define JZ4780_CLK_NEMC		34
50*cd71b1d5SPaul Burton #define JZ4780_CLK_OTG0		35
51*cd71b1d5SPaul Burton #define JZ4780_CLK_SSI0		36
52*cd71b1d5SPaul Burton #define JZ4780_CLK_SMB0		37
53*cd71b1d5SPaul Burton #define JZ4780_CLK_SMB1		38
54*cd71b1d5SPaul Burton #define JZ4780_CLK_SCC		39
55*cd71b1d5SPaul Burton #define JZ4780_CLK_AIC		40
56*cd71b1d5SPaul Burton #define JZ4780_CLK_TSSI0	41
57*cd71b1d5SPaul Burton #define JZ4780_CLK_OWI		42
58*cd71b1d5SPaul Burton #define JZ4780_CLK_KBC		43
59*cd71b1d5SPaul Burton #define JZ4780_CLK_SADC		44
60*cd71b1d5SPaul Burton #define JZ4780_CLK_UART0	45
61*cd71b1d5SPaul Burton #define JZ4780_CLK_UART1	46
62*cd71b1d5SPaul Burton #define JZ4780_CLK_UART2	47
63*cd71b1d5SPaul Burton #define JZ4780_CLK_UART3	48
64*cd71b1d5SPaul Burton #define JZ4780_CLK_SSI1		49
65*cd71b1d5SPaul Burton #define JZ4780_CLK_SSI2		50
66*cd71b1d5SPaul Burton #define JZ4780_CLK_PDMA		51
67*cd71b1d5SPaul Burton #define JZ4780_CLK_GPS		52
68*cd71b1d5SPaul Burton #define JZ4780_CLK_MAC		53
69*cd71b1d5SPaul Burton #define JZ4780_CLK_SMB2		54
70*cd71b1d5SPaul Burton #define JZ4780_CLK_CIM		55
71*cd71b1d5SPaul Burton #define JZ4780_CLK_LCD		56
72*cd71b1d5SPaul Burton #define JZ4780_CLK_TVE		57
73*cd71b1d5SPaul Burton #define JZ4780_CLK_IPU		58
74*cd71b1d5SPaul Burton #define JZ4780_CLK_DDR0		59
75*cd71b1d5SPaul Burton #define JZ4780_CLK_DDR1		60
76*cd71b1d5SPaul Burton #define JZ4780_CLK_SMB3		61
77*cd71b1d5SPaul Burton #define JZ4780_CLK_TSSI1	62
78*cd71b1d5SPaul Burton #define JZ4780_CLK_COMPRESS	63
79*cd71b1d5SPaul Burton #define JZ4780_CLK_AIC1		64
80*cd71b1d5SPaul Burton #define JZ4780_CLK_GPVLC	65
81*cd71b1d5SPaul Burton #define JZ4780_CLK_OTG1		66
82*cd71b1d5SPaul Burton #define JZ4780_CLK_UART4	67
83*cd71b1d5SPaul Burton #define JZ4780_CLK_AHBMON	68
84*cd71b1d5SPaul Burton #define JZ4780_CLK_SMB4		69
85*cd71b1d5SPaul Burton #define JZ4780_CLK_DES		70
86*cd71b1d5SPaul Burton #define JZ4780_CLK_X2D		71
87*cd71b1d5SPaul Burton #define JZ4780_CLK_CORE1	72
88*cd71b1d5SPaul Burton 
89*cd71b1d5SPaul Burton #endif /* __DT_BINDINGS_CLOCK_JZ4780_CGU_H__ */
90