1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2819833afSPeter Tyser /* 3819833afSPeter Tyser * mcf5271.h -- Definitions for Motorola Coldfire 5271 4819833afSPeter Tyser * 5819833afSPeter Tyser * (C) Copyright 2006, Lab X Technologies <zachary.landau@labxtechnologies.com> 6819833afSPeter Tyser * Based on mcf5272sim.h of uCLinux distribution: 7819833afSPeter Tyser * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com) 8819833afSPeter Tyser * (C) Copyright 2000, Lineo Inc. (www.lineo.com) 9819833afSPeter Tyser */ 10819833afSPeter Tyser 11819833afSPeter Tyser #ifndef _MCF5271_H_ 12819833afSPeter Tyser #define _MCF5271_H_ 13819833afSPeter Tyser 14819833afSPeter Tyser #define mbar_readLong(x) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x)) 15819833afSPeter Tyser #define mbar_readShort(x) *((volatile unsigned short *) (CONFIG_SYS_MBAR + x)) 16819833afSPeter Tyser #define mbar_readByte(x) *((volatile unsigned char *) (CONFIG_SYS_MBAR + x)) 17819833afSPeter Tyser #define mbar_writeLong(x,y) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x)) = y 18819833afSPeter Tyser #define mbar_writeShort(x,y) *((volatile unsigned short *) (CONFIG_SYS_MBAR + x)) = y 19819833afSPeter Tyser #define mbar_writeByte(x,y) *((volatile unsigned char *) (CONFIG_SYS_MBAR + x)) = y 20819833afSPeter Tyser 21819833afSPeter Tyser #define MCF_FMPLL_SYNCR 0x120000 22819833afSPeter Tyser #define MCF_FMPLL_SYNSR 0x120004 23819833afSPeter Tyser 24819833afSPeter Tyser #define MCF_FMPLL_SYNCR_MFD(x) ((x&0x7)<<24) 25819833afSPeter Tyser #define MCF_SYNCR_MFD_4X 0x00000000 26819833afSPeter Tyser #define MCF_SYNCR_MFD_6X 0x01000000 27819833afSPeter Tyser #define MCF_SYNCR_MFD_8X 0x02000000 28819833afSPeter Tyser #define MCF_SYNCR_MFD_10X 0x03000000 29819833afSPeter Tyser #define MCF_SYNCR_MFD_12X 0x04000000 30819833afSPeter Tyser #define MCF_SYNCR_MFD_14X 0x05000000 31819833afSPeter Tyser #define MCF_SYNCR_MFD_16X 0x06000000 32819833afSPeter Tyser #define MCF_SYNCR_MFD_18X 0x07000000 33819833afSPeter Tyser 34819833afSPeter Tyser #define MCF_FMPLL_SYNCR_RFD(x) ((x&0x7)<<19) 35819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV1 0x00000000 36819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV2 0x00080000 37819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV4 0x00100000 38819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV8 0x00180000 39819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV16 0x00200000 40819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV32 0x00280000 41819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV64 0x00300000 42819833afSPeter Tyser #define MCF_SYNCR_RFD_DIV128 0x00380000 43819833afSPeter Tyser 44819833afSPeter Tyser #define MCF_FMPLL_SYNSR_LOCK 0x8 45819833afSPeter Tyser 46819833afSPeter Tyser #define MCF_WTM_WCR 0x140000 47819833afSPeter Tyser #define MCF_WTM_WCNTR 0x140004 48819833afSPeter Tyser #define MCF_WTM_WSR 0x140006 49819833afSPeter Tyser #define MCF_WTM_WCR_EN 0x0001 50819833afSPeter Tyser 51819833afSPeter Tyser #define MCF_RCM_RCR 0x110000 52819833afSPeter Tyser #define MCF_RCM_RCR_FRCRSTOUT 0x40 53819833afSPeter Tyser #define MCF_RCM_RCR_SOFTRST 0x80 54819833afSPeter Tyser 55819833afSPeter Tyser #define MCF_GPIO_PODR_ADDR 0x100000 56819833afSPeter Tyser #define MCF_GPIO_PODR_DATAH 0x100001 57819833afSPeter Tyser #define MCF_GPIO_PODR_DATAL 0x100002 58819833afSPeter Tyser #define MCF_GPIO_PODR_BUSCTL 0x100003 59819833afSPeter Tyser #define MCF_GPIO_PODR_BS 0x100004 60819833afSPeter Tyser #define MCF_GPIO_PODR_CS 0x100005 61819833afSPeter Tyser #define MCF_GPIO_PODR_SDRAM 0x100006 62819833afSPeter Tyser #define MCF_GPIO_PODR_FECI2C 0x100007 63819833afSPeter Tyser #define MCF_GPIO_PODR_UARTH 0x100008 64819833afSPeter Tyser #define MCF_GPIO_PODR_UARTL 0x100009 65819833afSPeter Tyser #define MCF_GPIO_PODR_QSPI 0x10000A 66819833afSPeter Tyser #define MCF_GPIO_PODR_TIMER 0x10000B 67819833afSPeter Tyser 68819833afSPeter Tyser #define MCF_GPIO_PDDR_ADDR 0x100010 69819833afSPeter Tyser #define MCF_GPIO_PDDR_DATAH 0x100011 70819833afSPeter Tyser #define MCF_GPIO_PDDR_DATAL 0x100012 71819833afSPeter Tyser #define MCF_GPIO_PDDR_BUSCTL 0x100013 72819833afSPeter Tyser #define MCF_GPIO_PDDR_BS 0x100014 73819833afSPeter Tyser #define MCF_GPIO_PDDR_CS 0x100015 74819833afSPeter Tyser #define MCF_GPIO_PDDR_SDRAM 0x100016 75819833afSPeter Tyser #define MCF_GPIO_PDDR_FECI2C 0x100017 76819833afSPeter Tyser #define MCF_GPIO_PDDR_UARTH 0x100018 77819833afSPeter Tyser #define MCF_GPIO_PDDR_UARTL 0x100019 78819833afSPeter Tyser #define MCF_GPIO_PDDR_QSPI 0x10001A 79819833afSPeter Tyser #define MCF_GPIO_PDDR_TIMER 0x10001B 80819833afSPeter Tyser 81819833afSPeter Tyser #define MCF_GPIO_PPDSDR_ADDR 0x100020 82819833afSPeter Tyser #define MCF_GPIO_PPDSDR_DATAH 0x100021 83819833afSPeter Tyser #define MCF_GPIO_PPDSDR_DATAL 0x100022 84819833afSPeter Tyser #define MCF_GPIO_PPDSDR_BUSCTL 0x100023 85819833afSPeter Tyser #define MCF_GPIO_PPDSDR_BS 0x100024 86819833afSPeter Tyser #define MCF_GPIO_PPDSDR_CS 0x100025 87819833afSPeter Tyser #define MCF_GPIO_PPDSDR_SDRAM 0x100026 88819833afSPeter Tyser #define MCF_GPIO_PPDSDR_FECI2C 0x100027 89819833afSPeter Tyser #define MCF_GPIO_PPDSDR_UARTH 0x100028 90819833afSPeter Tyser #define MCF_GPIO_PPDSDR_UARTL 0x100029 91819833afSPeter Tyser #define MCF_GPIO_PPDSDR_QSPI 0x10002A 92819833afSPeter Tyser #define MCF_GPIO_PPDSDR_TIMER 0x10002B 93819833afSPeter Tyser 94819833afSPeter Tyser #define MCF_GPIO_PCLRR_ADDR 0x100030 95819833afSPeter Tyser #define MCF_GPIO_PCLRR_DATAH 0x100031 96819833afSPeter Tyser #define MCF_GPIO_PCLRR_DATAL 0x100032 97819833afSPeter Tyser #define MCF_GPIO_PCLRR_BUSCTL 0x100033 98819833afSPeter Tyser #define MCF_GPIO_PCLRR_BS 0x100034 99819833afSPeter Tyser #define MCF_GPIO_PCLRR_CS 0x100035 100819833afSPeter Tyser #define MCF_GPIO_PCLRR_SDRAM 0x100036 101819833afSPeter Tyser #define MCF_GPIO_PCLRR_FECI2C 0x100037 102819833afSPeter Tyser #define MCF_GPIO_PCLRR_UARTH 0x100038 103819833afSPeter Tyser #define MCF_GPIO_PCLRR_UARTL 0x100039 104819833afSPeter Tyser #define MCF_GPIO_PCLRR_QSPI 0x10003A 105819833afSPeter Tyser #define MCF_GPIO_PCLRR_TIMER 0x10003B 106819833afSPeter Tyser 107819833afSPeter Tyser #define MCF_GPIO_PAR_AD 0x100040 108819833afSPeter Tyser #define MCF_GPIO_PAR_BUSCTL 0x100042 109819833afSPeter Tyser #define MCF_GPIO_PAR_BS 0x100044 110819833afSPeter Tyser #define MCF_GPIO_PAR_CS 0x100045 111819833afSPeter Tyser #define MCF_GPIO_PAR_SDRAM 0x100046 112819833afSPeter Tyser #define MCF_GPIO_PAR_FECI2C 0x100047 113819833afSPeter Tyser #define MCF_GPIO_PAR_UART 0x100048 114819833afSPeter Tyser #define MCF_GPIO_PAR_QSPI 0x10004A 115819833afSPeter Tyser #define MCF_GPIO_PAR_TIMER 0x10004C 116819833afSPeter Tyser 117819833afSPeter Tyser #define MCF_DSCR_EIM 0x100050 118819833afSPeter Tyser #define MCF_DCSR_FEC12C 0x100052 119819833afSPeter Tyser #define MCF_DCSR_UART 0x100053 120819833afSPeter Tyser #define MCF_DCSR_QSPI 0x100054 121819833afSPeter Tyser #define MCF_DCSR_TIMER 0x100055 122819833afSPeter Tyser 123819833afSPeter Tyser #define MCF_CCM_CIR 0x11000A 124819833afSPeter Tyser #define MCF_CCM_CIR_PRN_MASK 0x3F 125819833afSPeter Tyser #define MCF_CCM_CIR_PIN_LEN 6 126819833afSPeter Tyser #define MCF_CCM_CIR_PIN_MCF5270 0x002e 127819833afSPeter Tyser #define MCF_CCM_CIR_PIN_MCF5271 0x0032 128819833afSPeter Tyser 129819833afSPeter Tyser #define MCF_GPIO_AD_ADDR23 0x80 130819833afSPeter Tyser #define MCF_GPIO_AD_ADDR22 0x40 131819833afSPeter Tyser #define MCF_GPIO_AD_ADDR21 0x20 132819833afSPeter Tyser #define MCF_GPIO_AD_DATAL 0x01 133819833afSPeter Tyser #define MCF_GPIO_AD_MASK 0xe1 134819833afSPeter Tyser 135819833afSPeter Tyser #define MCF_GPIO_PAR_CS_PAR_CS2 0x04 136819833afSPeter Tyser 137819833afSPeter Tyser #define MCF_GPIO_SDRAM_CSSDCS_00 0x00 /* CS[3:2] pins: CS3, CS2 */ 138819833afSPeter Tyser #define MCF_GPIO_SDRAM_CSSDCS_01 0x40 /* CS[3:2] pins: CS3, SD_CS0 */ 139819833afSPeter Tyser #define MCF_GPIO_SDRAM_CSSDCS_10 0x80 /* CS[3:2] pins: SD_CS1, SC2 */ 140819833afSPeter Tyser #define MCF_GPIO_SDRAM_CSSDCS_11 0xc0 /* CS[3:2] pins: SD_CS1, SD_CS0 */ 141819833afSPeter Tyser #define MCF_GPIO_SDRAM_SDWE 0x20 /* WE pin */ 142819833afSPeter Tyser #define MCF_GPIO_SDRAM_SCAS 0x10 /* CAS pin */ 143819833afSPeter Tyser #define MCF_GPIO_SDRAM_SRAS 0x08 /* RAS pin */ 144819833afSPeter Tyser #define MCF_GPIO_SDRAM_SCKE 0x04 /* CKE pin */ 145819833afSPeter Tyser #define MCF_GPIO_SDRAM_SDCS_00 0x00 /* SD_CS[0:1] pins: GPIO, GPIO */ 146819833afSPeter Tyser #define MCF_GPIO_SDRAM_SDCS_01 0x01 /* SD_CS[0:1] pins: GPIO, SD_CS0 */ 147819833afSPeter Tyser #define MCF_GPIO_SDRAM_SDCS_10 0x02 /* SD_CS[0:1] pins: SD_CS1, GPIO */ 148819833afSPeter Tyser #define MCF_GPIO_SDRAM_SDCS_11 0x03 /* SD_CS[0:1] pins: SD_CS1, SD_CS0 */ 149819833afSPeter Tyser 150819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U0RTS 0x0001 151819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U0CTS 0x0002 152819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U0TXD 0x0004 153819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U0RXD 0x0008 154819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U1RXD_UART1 0x0C00 155819833afSPeter Tyser #define MCF_GPIO_PAR_UART_U1TXD_UART1 0x0300 156819833afSPeter Tyser 15759d06122SRichard Retanubun /* Bit definitions and macros for PAR_QSPI */ 15859d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS1_UNMASK 0x3F 15959d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS1_PCS1 0xC0 16059d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS1_SDRAM_SCKE 0x80 16159d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS1_GPIO 0x00 16259d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS0_UNMASK 0xDF 16359d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS0_PCS0 0x20 16459d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_PCS0_GPIO 0x00 16559d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SIN_UNMASK 0xE7 16659d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SIN_SIN 0x18 16759d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SIN_I2C_SDA 0x10 16859d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SIN_GPIO 0x00 16959d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SOUT_UNMASK 0xFB 17059d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SOUT_SOUT 0x04 17159d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SOUT_GPIO 0x00 17259d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SCK_UNMASK 0xFC 17359d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SCK_SCK 0x03 17459d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SCK_I2C_SCL 0x02 17559d06122SRichard Retanubun #define MCF_GPIO_PAR_QSPI_SCK_GPIO 0x00 17659d06122SRichard Retanubun 17759d06122SRichard Retanubun /* Bit definitions and macros for PAR_TIMER for QSPI */ 17859d06122SRichard Retanubun #define MCF_GPIO_PAR_TIMER_T3IN_UNMASK 0x3FFF 17959d06122SRichard Retanubun #define MCF_GPIO_PAR_TIMER_T3IN_QSPI_PCS2 0x4000 18059d06122SRichard Retanubun #define MCF_GPIO_PAR_TIMER_T3OUT_UNMASK 0xFF3F 18159d06122SRichard Retanubun #define MCF_GPIO_PAR_TIMER_T3OUT_QSPI_PCS3 0x0040 18259d06122SRichard Retanubun 183819833afSPeter Tyser #define MCF_GPIO_PAR_SDRAM_PAR_CSSDCS(x) (((x)&0x03)<<6) 184819833afSPeter Tyser 185819833afSPeter Tyser #define MCF_SDRAMC_DCR 0x000040 186819833afSPeter Tyser #define MCF_SDRAMC_DACR0 0x000048 187819833afSPeter Tyser #define MCF_SDRAMC_DMR0 0x00004C 188819833afSPeter Tyser 189819833afSPeter Tyser #define MCF_SDRAMC_DCR_RC(x) (((x)&0x01FF)<<0) 190819833afSPeter Tyser #define MCF_SDRAMC_DCR_RTIM(x) (((x)&0x0003)<<9) 191819833afSPeter Tyser #define MCF_SDRAMC_DCR_IS 0x0800 192819833afSPeter Tyser #define MCF_SDRAMC_DCR_COC 0x1000 193819833afSPeter Tyser #define MCF_SDRAMC_DCR_NAM 0x2000 194819833afSPeter Tyser 195819833afSPeter Tyser #define MCF_SDRAMC_DACRn_IP 0x00000008 196819833afSPeter Tyser #define MCF_SDRAMC_DACRn_PS(x) (((x)&0x00000003)<<4) 197819833afSPeter Tyser #define MCF_SDRAMC_DACRn_MRS 0x00000040 198819833afSPeter Tyser #define MCF_SDRAMC_DACRn_CBM(x) (((x)&0x00000007)<<8) 199819833afSPeter Tyser #define MCF_SDRAMC_DACRn_CASL(x) (((x)&0x00000003)<<12) 200819833afSPeter Tyser #define MCF_SDRAMC_DACRn_RE 0x00008000 201819833afSPeter Tyser #define MCF_SDRAMC_DACRn_BA(x) (((x)&0x00003FFF)<<18) 202819833afSPeter Tyser 203819833afSPeter Tyser #define MCF_SDRAMC_DMRn_BAM_8M 0x007C0000 204819833afSPeter Tyser #define MCF_SDRAMC_DMRn_BAM_16M 0x00FC0000 205819833afSPeter Tyser #define MCF_SDRAMC_DMRn_V 0x00000001 206819833afSPeter Tyser 207819833afSPeter Tyser #define MCFSIM_ICR1 0x000C41 208819833afSPeter Tyser 209819833afSPeter Tyser /* Interrupt Controller (INTC) */ 210819833afSPeter Tyser #define INT0_LO_RSVD0 (0) 211819833afSPeter Tyser #define INT0_LO_EPORT1 (1) 212819833afSPeter Tyser #define INT0_LO_EPORT2 (2) 213819833afSPeter Tyser #define INT0_LO_EPORT3 (3) 214819833afSPeter Tyser #define INT0_LO_EPORT4 (4) 215819833afSPeter Tyser #define INT0_LO_EPORT5 (5) 216819833afSPeter Tyser #define INT0_LO_EPORT6 (6) 217819833afSPeter Tyser #define INT0_LO_EPORT7 (7) 218819833afSPeter Tyser #define INT0_LO_SCM (8) 219819833afSPeter Tyser #define INT0_LO_DMA0 (9) 220819833afSPeter Tyser #define INT0_LO_DMA1 (10) 221819833afSPeter Tyser #define INT0_LO_DMA2 (11) 222819833afSPeter Tyser #define INT0_LO_DMA3 (12) 223819833afSPeter Tyser #define INT0_LO_UART0 (13) 224819833afSPeter Tyser #define INT0_LO_UART1 (14) 225819833afSPeter Tyser #define INT0_LO_UART2 (15) 226819833afSPeter Tyser #define INT0_LO_RSVD1 (16) 227819833afSPeter Tyser #define INT0_LO_I2C (17) 228819833afSPeter Tyser #define INT0_LO_QSPI (18) 229819833afSPeter Tyser #define INT0_LO_DTMR0 (19) 230819833afSPeter Tyser #define INT0_LO_DTMR1 (20) 231819833afSPeter Tyser #define INT0_LO_DTMR2 (21) 232819833afSPeter Tyser #define INT0_LO_DTMR3 (22) 233819833afSPeter Tyser #define INT0_LO_FEC_TXF (23) 234819833afSPeter Tyser #define INT0_LO_FEC_TXB (24) 235819833afSPeter Tyser #define INT0_LO_FEC_UN (25) 236819833afSPeter Tyser #define INT0_LO_FEC_RL (26) 237819833afSPeter Tyser #define INT0_LO_FEC_RXF (27) 238819833afSPeter Tyser #define INT0_LO_FEC_RXB (28) 239819833afSPeter Tyser #define INT0_LO_FEC_MII (29) 240819833afSPeter Tyser #define INT0_LO_FEC_LC (30) 241819833afSPeter Tyser #define INT0_LO_FEC_HBERR (31) 242819833afSPeter Tyser #define INT0_HI_FEC_GRA (32) 243819833afSPeter Tyser #define INT0_HI_FEC_EBERR (33) 244819833afSPeter Tyser #define INT0_HI_FEC_BABT (34) 245819833afSPeter Tyser #define INT0_HI_FEC_BABR (35) 246819833afSPeter Tyser #define INT0_HI_PIT0 (36) 247819833afSPeter Tyser #define INT0_HI_PIT1 (37) 248819833afSPeter Tyser #define INT0_HI_PIT2 (38) 249819833afSPeter Tyser #define INT0_HI_PIT3 (39) 250819833afSPeter Tyser #define INT0_HI_RNG (40) 251819833afSPeter Tyser #define INT0_HI_SKHA (41) 252819833afSPeter Tyser #define INT0_HI_MDHA (42) 253819833afSPeter Tyser #define INT0_HI_CAN1_BUF0I (43) 254819833afSPeter Tyser #define INT0_HI_CAN1_BUF1I (44) 255819833afSPeter Tyser #define INT0_HI_CAN1_BUF2I (45) 256819833afSPeter Tyser #define INT0_HI_CAN1_BUF3I (46) 257819833afSPeter Tyser #define INT0_HI_CAN1_BUF4I (47) 258819833afSPeter Tyser #define INT0_HI_CAN1_BUF5I (48) 259819833afSPeter Tyser #define INT0_HI_CAN1_BUF6I (49) 260819833afSPeter Tyser #define INT0_HI_CAN1_BUF7I (50) 261819833afSPeter Tyser #define INT0_HI_CAN1_BUF8I (51) 262819833afSPeter Tyser #define INT0_HI_CAN1_BUF9I (52) 263819833afSPeter Tyser #define INT0_HI_CAN1_BUF10I (53) 264819833afSPeter Tyser #define INT0_HI_CAN1_BUF11I (54) 265819833afSPeter Tyser #define INT0_HI_CAN1_BUF12I (55) 266819833afSPeter Tyser #define INT0_HI_CAN1_BUF13I (56) 267819833afSPeter Tyser #define INT0_HI_CAN1_BUF14I (57) 268819833afSPeter Tyser #define INT0_HI_CAN1_BUF15I (58) 269819833afSPeter Tyser #define INT0_HI_CAN1_ERRINT (59) 270819833afSPeter Tyser #define INT0_HI_CAN1_BOFFINT (60) 271819833afSPeter Tyser /* 60-63 Reserved */ 272819833afSPeter Tyser 273819833afSPeter Tyser #endif /* _MCF5271_H_ */ 274