xref: /openbmc/u-boot/arch/arm/mach-sunxi/Kconfig (revision 1d6edcbf)
1if ARCH_SUNXI
2
3config SPL_LDSCRIPT
4	default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
6config IDENT_STRING
7	default " Allwinner Technology"
8
9config DRAM_SUN4I
10	bool
11	help
12	  Select this dram controller driver for Sun4/5/7i platforms,
13	  like A10/A13/A20.
14
15config DRAM_SUN6I
16	bool
17	help
18	  Select this dram controller driver for Sun6i platforms,
19	  like A31/A31s.
20
21config DRAM_SUN8I_A23
22	bool
23	help
24	  Select this dram controller driver for Sun8i platforms,
25	  for A23 SOC.
26
27config DRAM_SUN8I_A33
28	bool
29	help
30	  Select this dram controller driver for Sun8i platforms,
31	  for A33 SOC.
32
33config DRAM_SUN8I_A83T
34	bool
35	help
36	  Select this dram controller driver for Sun8i platforms,
37	  for A83T SOC.
38
39config DRAM_SUN9I
40	bool
41	help
42	  Select this dram controller driver for Sun9i platforms,
43	  like A80.
44
45config DRAM_SUN50I_H6
46	bool
47	help
48	  Select this dram controller driver for some sun50i platforms,
49	  like H6.
50
51config SUN6I_P2WI
52	bool "Allwinner sun6i internal P2WI controller"
53	help
54	  If you say yes to this option, support will be included for the
55	  P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56	  SOCs.
57	  The P2WI looks like an SMBus controller (which supports only byte
58	  accesses), except that it only supports one slave device.
59	  This interface is used to connect to specific PMIC devices (like the
60	  AXP221).
61
62config SUN6I_PRCM
63	bool
64	help
65	  Support for the PRCM (Power/Reset/Clock Management) unit available
66	  in A31 SoC.
67
68config AXP_PMIC_BUS
69	bool "Sunxi AXP PMIC bus access helpers"
70	help
71	  Select this PMIC bus access helpers for Sunxi platform PRCM or other
72	  AXP family PMIC devices.
73
74config SUN8I_RSB
75	bool "Allwinner sunXi Reduced Serial Bus Driver"
76	help
77	  Say y here to enable support for Allwinner's Reduced Serial Bus
78	  (RSB) support. This controller is responsible for communicating
79	  with various RSB based devices, such as AXP223, AXP8XX PMICs,
80	  and AC100/AC200 ICs.
81
82config SUNXI_SRAM_ADDRESS
83	hex
84	default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
85	default 0x20000 if MACH_SUN50I_H6
86	default 0x0
87	---help---
88	Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89	with the first SRAM region being located at address 0.
90	Some newer SoCs map the boot ROM at address 0 instead and move the
91	SRAM to a different address.
92
93config SUNXI_A64_TIMER_ERRATUM
94	bool
95
96# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99	bool
100	---help---
101	Select this for sunxi SoCs which have resets and clocks set up
102	as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105	bool
106	---help---
107	Select this for sunxi SoCs which have sun6i like periphery, like
108	separate ahb reset control registers, custom pmic bus, new style
109	watchdog, etc.
110
111config SUNXI_DRAM_DW
112	bool
113	---help---
114	Select this for sunxi SoCs which uses a DRAM controller like the
115	DesignWare controller used in H3, mainly SoCs after H3, which do
116	not have official open-source DRAM initialization code, but can
117	use modified H3 DRAM initialization code.
118
119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121	bool
122	---help---
123	Select this for sunxi SoCs with DesignWare DRAM controller and
124	have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127	bool
128	---help---
129	Select this for sunxi SoCs with DesignWare DRAM controller with
130	32-bit memory buswidth.
131endif
132
133config MACH_SUNXI_H3_H5
134	bool
135	select DM_I2C
136	select PHY_SUN4I_USB
137	select SUNXI_DE2
138	select SUNXI_DRAM_DW
139	select SUNXI_DRAM_DW_32BIT
140	select SUNXI_GEN_SUN6I
141	select SUPPORT_SPL
142
143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145	hex
146	default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147	default 0x80000000
148
149choice
150	prompt "Sunxi SoC Variant"
151	optional
152
153config MACH_SUN4I
154	bool "sun4i (Allwinner A10)"
155	select CPU_V7A
156	select ARM_CORTEX_CPU_IS_UP
157	select DM_MMC if MMC
158	select DM_SCSI if SCSI
159	select PHY_SUN4I_USB
160	select DRAM_SUN4I
161	select SUNXI_GEN_SUN4I
162	select SUPPORT_SPL
163
164config MACH_SUN5I
165	bool "sun5i (Allwinner A13)"
166	select CPU_V7A
167	select ARM_CORTEX_CPU_IS_UP
168	select DRAM_SUN4I
169	select PHY_SUN4I_USB
170	select SUNXI_GEN_SUN4I
171	select SUPPORT_SPL
172	imply CONS_INDEX_2 if !DM_SERIAL
173
174config MACH_SUN6I
175	bool "sun6i (Allwinner A31)"
176	select CPU_V7A
177	select CPU_V7_HAS_NONSEC
178	select CPU_V7_HAS_VIRT
179	select ARCH_SUPPORT_PSCI
180	select DRAM_SUN6I
181	select PHY_SUN4I_USB
182	select SUN6I_P2WI
183	select SUN6I_PRCM
184	select SUNXI_GEN_SUN6I
185	select SUPPORT_SPL
186	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
187
188config MACH_SUN7I
189	bool "sun7i (Allwinner A20)"
190	select CPU_V7A
191	select CPU_V7_HAS_NONSEC
192	select CPU_V7_HAS_VIRT
193	select ARCH_SUPPORT_PSCI
194	select DRAM_SUN4I
195	select PHY_SUN4I_USB
196	select SUNXI_GEN_SUN4I
197	select SUPPORT_SPL
198	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
199
200config MACH_SUN8I_A23
201	bool "sun8i (Allwinner A23)"
202	select CPU_V7A
203	select CPU_V7_HAS_NONSEC
204	select CPU_V7_HAS_VIRT
205	select ARCH_SUPPORT_PSCI
206	select DRAM_SUN8I_A23
207	select PHY_SUN4I_USB
208	select SUNXI_GEN_SUN6I
209	select SUPPORT_SPL
210	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
211	imply CONS_INDEX_5 if !DM_SERIAL
212
213config MACH_SUN8I_A33
214	bool "sun8i (Allwinner A33)"
215	select CPU_V7A
216	select CPU_V7_HAS_NONSEC
217	select CPU_V7_HAS_VIRT
218	select ARCH_SUPPORT_PSCI
219	select DRAM_SUN8I_A33
220	select PHY_SUN4I_USB
221	select SUNXI_GEN_SUN6I
222	select SUPPORT_SPL
223	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
224	imply CONS_INDEX_5 if !DM_SERIAL
225
226config MACH_SUN8I_A83T
227	bool "sun8i (Allwinner A83T)"
228	select CPU_V7A
229	select DRAM_SUN8I_A83T
230	select PHY_SUN4I_USB
231	select SUNXI_GEN_SUN6I
232	select MMC_SUNXI_HAS_NEW_MODE
233	select SUPPORT_SPL
234
235config MACH_SUN8I_H3
236	bool "sun8i (Allwinner H3)"
237	select CPU_V7A
238	select CPU_V7_HAS_NONSEC
239	select CPU_V7_HAS_VIRT
240	select ARCH_SUPPORT_PSCI
241	select MACH_SUNXI_H3_H5
242	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
243
244config MACH_SUN8I_R40
245	bool "sun8i (Allwinner R40)"
246	select CPU_V7A
247	select CPU_V7_HAS_NONSEC
248	select CPU_V7_HAS_VIRT
249	select ARCH_SUPPORT_PSCI
250	select SUNXI_GEN_SUN6I
251	select SUPPORT_SPL
252	select SUNXI_DRAM_DW
253	select SUNXI_DRAM_DW_32BIT
254
255config MACH_SUN8I_V3S
256	bool "sun8i (Allwinner V3s)"
257	select CPU_V7A
258	select CPU_V7_HAS_NONSEC
259	select CPU_V7_HAS_VIRT
260	select ARCH_SUPPORT_PSCI
261	select SUNXI_GEN_SUN6I
262	select SUNXI_DRAM_DW
263	select SUNXI_DRAM_DW_16BIT
264	select SUPPORT_SPL
265	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
266
267config MACH_SUN9I
268	bool "sun9i (Allwinner A80)"
269	select CPU_V7A
270	select DRAM_SUN9I
271	select SUN6I_PRCM
272	select SUNXI_GEN_SUN6I
273	select SUN8I_RSB
274	select SUPPORT_SPL
275
276config MACH_SUN50I
277	bool "sun50i (Allwinner A64)"
278	select ARM64
279	select DM_I2C
280	select PHY_SUN4I_USB
281	select SUN6I_PRCM
282	select SUNXI_DE2
283	select SUNXI_GEN_SUN6I
284	select SUPPORT_SPL
285	select SUNXI_DRAM_DW
286	select SUNXI_DRAM_DW_32BIT
287	select FIT
288	select SPL_LOAD_FIT
289	select SUNXI_A64_TIMER_ERRATUM
290
291config MACH_SUN50I_H5
292	bool "sun50i (Allwinner H5)"
293	select ARM64
294	select MACH_SUNXI_H3_H5
295	select FIT
296	select SPL_LOAD_FIT
297
298config MACH_SUN50I_H6
299	bool "sun50i (Allwinner H6)"
300	select ARM64
301	select SUPPORT_SPL
302	select FIT
303	select SPL_LOAD_FIT
304	select DRAM_SUN50I_H6
305
306endchoice
307
308# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
309config MACH_SUN8I
310	bool
311	select SUN8I_RSB
312	select SUN6I_PRCM
313	default y if MACH_SUN8I_A23
314	default y if MACH_SUN8I_A33
315	default y if MACH_SUN8I_A83T
316	default y if MACH_SUNXI_H3_H5
317	default y if MACH_SUN8I_R40
318	default y if MACH_SUN8I_V3S
319
320config RESERVE_ALLWINNER_BOOT0_HEADER
321	bool "reserve space for Allwinner boot0 header"
322	select ENABLE_ARM_SOC_BOOT0_HOOK
323	---help---
324	Prepend a 1536 byte (empty) header to the U-Boot image file, to be
325	filled with magic values post build. The Allwinner provided boot0
326	blob relies on this information to load and execute U-Boot.
327	Only needed on 64-bit Allwinner boards so far when using boot0.
328
329config ARM_BOOT_HOOK_RMR
330	bool
331	depends on ARM64
332	default y
333	select ENABLE_ARM_SOC_BOOT0_HOOK
334	---help---
335	Insert some ARM32 code at the very beginning of the U-Boot binary
336	which uses an RMR register write to bring the core into AArch64 mode.
337	The very first instruction acts as a switch, since it's carefully
338	chosen to be a NOP in one mode and a branch in the other, so the
339	code would only be executed if not already in AArch64.
340	This allows both the SPL and the U-Boot proper to be entered in
341	either mode and switch to AArch64 if needed.
342
343if SUNXI_DRAM_DW
344config SUNXI_DRAM_DDR3
345	bool
346
347config SUNXI_DRAM_DDR2
348	bool
349
350config SUNXI_DRAM_LPDDR3
351	bool
352
353choice
354	prompt "DRAM Type and Timing"
355	default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
356	default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
357
358config SUNXI_DRAM_DDR3_1333
359	bool "DDR3 1333"
360	select SUNXI_DRAM_DDR3
361	depends on !MACH_SUN8I_V3S
362	---help---
363	This option is the original only supported memory type, which suits
364	many H3/H5/A64 boards available now.
365
366config SUNXI_DRAM_LPDDR3_STOCK
367	bool "LPDDR3 with Allwinner stock configuration"
368	select SUNXI_DRAM_LPDDR3
369	---help---
370	This option is the LPDDR3 timing used by the stock boot0 by
371	Allwinner.
372
373config SUNXI_DRAM_DDR2_V3S
374	bool "DDR2 found in V3s chip"
375	select SUNXI_DRAM_DDR2
376	depends on MACH_SUN8I_V3S
377	---help---
378	This option is only for the DDR2 memory chip which is co-packaged in
379	Allwinner V3s SoC.
380
381endchoice
382endif
383
384config DRAM_TYPE
385	int "sunxi dram type"
386	depends on MACH_SUN8I_A83T
387	default 3
388	---help---
389	Set the dram type, 3: DDR3, 7: LPDDR3
390
391config DRAM_CLK
392	int "sunxi dram clock speed"
393	default 792 if MACH_SUN9I
394	default 648 if MACH_SUN8I_R40
395	default 312 if MACH_SUN6I || MACH_SUN8I
396	default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
397		       MACH_SUN8I_V3S
398	default 672 if MACH_SUN50I
399	default 744 if MACH_SUN50I_H6
400	---help---
401	Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
402	must be a multiple of 24. For the sun9i (A80), the tested values
403	(for DDR3-1600) are 312 to 792.
404
405if MACH_SUN5I || MACH_SUN7I
406config DRAM_MBUS_CLK
407	int "sunxi mbus clock speed"
408	default 300
409	---help---
410	Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
411
412endif
413
414config DRAM_ZQ
415	int "sunxi dram zq value"
416	default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
417	default 127 if MACH_SUN7I
418	default 14779 if MACH_SUN8I_V3S
419	default 3881979 if MACH_SUN8I_R40 || MACH_SUN50I_H6
420	default 4145117 if MACH_SUN9I
421	default 3881915 if MACH_SUN50I
422	---help---
423	Set the dram zq value.
424
425config DRAM_ODT_EN
426	bool "sunxi dram odt enable"
427	default y if MACH_SUN8I_A23
428	default y if MACH_SUN8I_R40
429	default y if MACH_SUN50I
430	default y if MACH_SUN50I_H6
431	---help---
432	Select this to enable dram odt (on die termination).
433
434if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
435config DRAM_EMR1
436	int "sunxi dram emr1 value"
437	default 0 if MACH_SUN4I
438	default 4 if MACH_SUN5I || MACH_SUN7I
439	---help---
440	Set the dram controller emr1 value.
441
442config DRAM_TPR3
443	hex "sunxi dram tpr3 value"
444	default 0
445	---help---
446	Set the dram controller tpr3 parameter. This parameter configures
447	the delay on the command lane and also phase shifts, which are
448	applied for sampling incoming read data. The default value 0
449	means that no phase/delay adjustments are necessary. Properly
450	configuring this parameter increases reliability at high DRAM
451	clock speeds.
452
453config DRAM_DQS_GATING_DELAY
454	hex "sunxi dram dqs_gating_delay value"
455	default 0
456	---help---
457	Set the dram controller dqs_gating_delay parmeter. Each byte
458	encodes the DQS gating delay for each byte lane. The delay
459	granularity is 1/4 cycle. For example, the value 0x05060606
460	means that the delay is 5 quarter-cycles for one lane (1.25
461	cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
462	The default value 0 means autodetection. The results of hardware
463	autodetection are not very reliable and depend on the chip
464	temperature (sometimes producing different results on cold start
465	and warm reboot). But the accuracy of hardware autodetection
466	is usually good enough, unless running at really high DRAM
467	clocks speeds (up to 600MHz). If unsure, keep as 0.
468
469choice
470	prompt "sunxi dram timings"
471	default DRAM_TIMINGS_VENDOR_MAGIC
472	---help---
473	Select the timings of the DDR3 chips.
474
475config DRAM_TIMINGS_VENDOR_MAGIC
476	bool "Magic vendor timings from Android"
477	---help---
478	The same DRAM timings as in the Allwinner boot0 bootloader.
479
480config DRAM_TIMINGS_DDR3_1066F_1333H
481	bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
482	---help---
483	Use the timings of the standard JEDEC DDR3-1066F speed bin for
484	DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
485	for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
486	used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
487	or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
488	that down binning to DDR3-1066F is supported (because DDR3-1066F
489	uses a bit faster timings than DDR3-1333H).
490
491config DRAM_TIMINGS_DDR3_800E_1066G_1333J
492	bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
493	---help---
494	Use the timings of the slowest possible JEDEC speed bin for the
495	selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
496	DDR3-800E, DDR3-1066G or DDR3-1333J.
497
498endchoice
499
500endif
501
502if MACH_SUN8I_A23
503config DRAM_ODT_CORRECTION
504	int "sunxi dram odt correction value"
505	default 0
506	---help---
507	Set the dram odt correction value (range -255 - 255). In allwinner
508	fex files, this option is found in bits 8-15 of the u32 odt_en variable
509	in the [dram] section. When bit 31 of the odt_en variable is set
510	then the correction is negative. Usually the value for this is 0.
511endif
512
513config SYS_CLK_FREQ
514	default 1008000000 if MACH_SUN4I
515	default 1008000000 if MACH_SUN5I
516	default 1008000000 if MACH_SUN6I
517	default 912000000 if MACH_SUN7I
518	default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
519	default 1008000000 if MACH_SUN8I
520	default 1008000000 if MACH_SUN9I
521	default 888000000 if MACH_SUN50I_H6
522
523config SYS_CONFIG_NAME
524	default "sun4i" if MACH_SUN4I
525	default "sun5i" if MACH_SUN5I
526	default "sun6i" if MACH_SUN6I
527	default "sun7i" if MACH_SUN7I
528	default "sun8i" if MACH_SUN8I
529	default "sun9i" if MACH_SUN9I
530	default "sun50i" if MACH_SUN50I
531	default "sun50i" if MACH_SUN50I_H6
532
533config SYS_BOARD
534	default "sunxi"
535
536config SYS_SOC
537	default "sunxi"
538
539config UART0_PORT_F
540	bool "UART0 on MicroSD breakout board"
541	default n
542	---help---
543	Repurpose the SD card slot for getting access to the UART0 serial
544	console. Primarily useful only for low level u-boot debugging on
545	tablets, where normal UART0 is difficult to access and requires
546	device disassembly and/or soldering. As the SD card can't be used
547	at the same time, the system can be only booted in the FEL mode.
548	Only enable this if you really know what you are doing.
549
550config OLD_SUNXI_KERNEL_COMPAT
551	bool "Enable workarounds for booting old kernels"
552	default n
553	---help---
554	Set this to enable various workarounds for old kernels, this results in
555	sub-optimal settings for newer kernels, only enable if needed.
556
557config MACPWR
558	string "MAC power pin"
559	default ""
560	help
561	  Set the pin used to power the MAC. This takes a string in the format
562	  understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
563
564config MMC0_CD_PIN
565	string "Card detect pin for mmc0"
566	default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
567	default ""
568	---help---
569	Set the card detect pin for mmc0, leave empty to not use cd. This
570	takes a string in the format understood by sunxi_name_to_gpio, e.g.
571	PH1 for pin 1 of port H.
572
573config MMC1_CD_PIN
574	string "Card detect pin for mmc1"
575	default ""
576	---help---
577	See MMC0_CD_PIN help text.
578
579config MMC2_CD_PIN
580	string "Card detect pin for mmc2"
581	default ""
582	---help---
583	See MMC0_CD_PIN help text.
584
585config MMC3_CD_PIN
586	string "Card detect pin for mmc3"
587	default ""
588	---help---
589	See MMC0_CD_PIN help text.
590
591config MMC1_PINS
592	string "Pins for mmc1"
593	default ""
594	---help---
595	Set the pins used for mmc1, when applicable. This takes a string in the
596	format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
597
598config MMC2_PINS
599	string "Pins for mmc2"
600	default ""
601	---help---
602	See MMC1_PINS help text.
603
604config MMC3_PINS
605	string "Pins for mmc3"
606	default ""
607	---help---
608	See MMC1_PINS help text.
609
610config MMC_SUNXI_SLOT_EXTRA
611	int "mmc extra slot number"
612	default -1
613	---help---
614	sunxi builds always enable mmc0, some boards also have a second sdcard
615	slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
616	support for this.
617
618config INITIAL_USB_SCAN_DELAY
619	int "delay initial usb scan by x ms to allow builtin devices to init"
620	default 0
621	---help---
622	Some boards have on board usb devices which need longer than the
623	USB spec's 1 second to connect from board powerup. Set this config
624	option to a non 0 value to add an extra delay before the first usb
625	bus scan.
626
627config USB0_VBUS_PIN
628	string "Vbus enable pin for usb0 (otg)"
629	default ""
630	---help---
631	Set the Vbus enable pin for usb0 (otg). This takes a string in the
632	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
633
634config USB0_VBUS_DET
635	string "Vbus detect pin for usb0 (otg)"
636	default ""
637	---help---
638	Set the Vbus detect pin for usb0 (otg). This takes a string in the
639	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
640
641config USB0_ID_DET
642	string "ID detect pin for usb0 (otg)"
643	default ""
644	---help---
645	Set the ID detect pin for usb0 (otg). This takes a string in the
646	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
647
648config USB1_VBUS_PIN
649	string "Vbus enable pin for usb1 (ehci0)"
650	default "PH6" if MACH_SUN4I || MACH_SUN7I
651	default "PH27" if MACH_SUN6I
652	---help---
653	Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
654	a string in the format understood by sunxi_name_to_gpio, e.g.
655	PH1 for pin 1 of port H.
656
657config USB2_VBUS_PIN
658	string "Vbus enable pin for usb2 (ehci1)"
659	default "PH3" if MACH_SUN4I || MACH_SUN7I
660	default "PH24" if MACH_SUN6I
661	---help---
662	See USB1_VBUS_PIN help text.
663
664config USB3_VBUS_PIN
665	string "Vbus enable pin for usb3 (ehci2)"
666	default ""
667	---help---
668	See USB1_VBUS_PIN help text.
669
670config I2C0_ENABLE
671	bool "Enable I2C/TWI controller 0"
672	default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
673	default n if MACH_SUN6I || MACH_SUN8I
674	select CMD_I2C
675	---help---
676	This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
677	its clock and setting up the bus. This is especially useful on devices
678	with slaves connected to the bus or with pins exposed through e.g. an
679	expansion port/header.
680
681config I2C1_ENABLE
682	bool "Enable I2C/TWI controller 1"
683	default n
684	select CMD_I2C
685	---help---
686	See I2C0_ENABLE help text.
687
688config I2C2_ENABLE
689	bool "Enable I2C/TWI controller 2"
690	default n
691	select CMD_I2C
692	---help---
693	See I2C0_ENABLE help text.
694
695if MACH_SUN6I || MACH_SUN7I
696config I2C3_ENABLE
697	bool "Enable I2C/TWI controller 3"
698	default n
699	select CMD_I2C
700	---help---
701	See I2C0_ENABLE help text.
702endif
703
704if SUNXI_GEN_SUN6I
705config R_I2C_ENABLE
706	bool "Enable the PRCM I2C/TWI controller"
707	# This is used for the pmic on H3
708	default y if SY8106A_POWER
709	select CMD_I2C
710	---help---
711	Set this to y to enable the I2C controller which is part of the PRCM.
712endif
713
714if MACH_SUN7I
715config I2C4_ENABLE
716	bool "Enable I2C/TWI controller 4"
717	default n
718	select CMD_I2C
719	---help---
720	See I2C0_ENABLE help text.
721endif
722
723config AXP_GPIO
724	bool "Enable support for gpio-s on axp PMICs"
725	default n
726	---help---
727	Say Y here to enable support for the gpio pins of the axp PMIC ICs.
728
729config VIDEO_SUNXI
730	bool "Enable graphical uboot console on HDMI, LCD or VGA"
731	depends on !MACH_SUN8I_A83T
732	depends on !MACH_SUNXI_H3_H5
733	depends on !MACH_SUN8I_R40
734	depends on !MACH_SUN8I_V3S
735	depends on !MACH_SUN9I
736	depends on !MACH_SUN50I
737	depends on !MACH_SUN50I_H6
738	select VIDEO
739	imply VIDEO_DT_SIMPLEFB
740	default y
741	---help---
742	Say Y here to add support for using a cfb console on the HDMI, LCD
743	or VGA output found on most sunxi devices. See doc/README.video for
744	info on how to select the video output and mode.
745
746config VIDEO_HDMI
747	bool "HDMI output support"
748	depends on VIDEO_SUNXI && !MACH_SUN8I
749	default y
750	---help---
751	Say Y here to add support for outputting video over HDMI.
752
753config VIDEO_VGA
754	bool "VGA output support"
755	depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
756	default n
757	---help---
758	Say Y here to add support for outputting video over VGA.
759
760config VIDEO_VGA_VIA_LCD
761	bool "VGA via LCD controller support"
762	depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
763	default n
764	---help---
765	Say Y here to add support for external DACs connected to the parallel
766	LCD interface driving a VGA connector, such as found on the
767	Olimex A13 boards.
768
769config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
770	bool "Force sync active high for VGA via LCD controller support"
771	depends on VIDEO_VGA_VIA_LCD
772	default n
773	---help---
774	Say Y here if you've a board which uses opendrain drivers for the vga
775	hsync and vsync signals. Opendrain drivers cannot generate steep enough
776	positive edges for a stable video output, so on boards with opendrain
777	drivers the sync signals must always be active high.
778
779config VIDEO_VGA_EXTERNAL_DAC_EN
780	string "LCD panel power enable pin"
781	depends on VIDEO_VGA_VIA_LCD
782	default ""
783	---help---
784	Set the enable pin for the external VGA DAC. This takes a string in the
785	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
786
787config VIDEO_COMPOSITE
788	bool "Composite video output support"
789	depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
790	default n
791	---help---
792	Say Y here to add support for outputting composite video.
793
794config VIDEO_LCD_MODE
795	string "LCD panel timing details"
796	depends on VIDEO_SUNXI
797	default ""
798	---help---
799	LCD panel timing details string, leave empty if there is no LCD panel.
800	This is in drivers/video/videomodes.c: video_get_params() format, e.g.
801	x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
802	Also see: http://linux-sunxi.org/LCD
803
804config VIDEO_LCD_DCLK_PHASE
805	int "LCD panel display clock phase"
806	depends on VIDEO_SUNXI || DM_VIDEO
807	default 1
808	---help---
809	Select LCD panel display clock phase shift, range 0-3.
810
811config VIDEO_LCD_POWER
812	string "LCD panel power enable pin"
813	depends on VIDEO_SUNXI
814	default ""
815	---help---
816	Set the power enable pin for the LCD panel. This takes a string in the
817	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
818
819config VIDEO_LCD_RESET
820	string "LCD panel reset pin"
821	depends on VIDEO_SUNXI
822	default ""
823	---help---
824	Set the reset pin for the LCD panel. This takes a string in the format
825	understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
826
827config VIDEO_LCD_BL_EN
828	string "LCD panel backlight enable pin"
829	depends on VIDEO_SUNXI
830	default ""
831	---help---
832	Set the backlight enable pin for the LCD panel. This takes a string in the
833	the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
834	port H.
835
836config VIDEO_LCD_BL_PWM
837	string "LCD panel backlight pwm pin"
838	depends on VIDEO_SUNXI
839	default ""
840	---help---
841	Set the backlight pwm pin for the LCD panel. This takes a string in the
842	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
843
844config VIDEO_LCD_BL_PWM_ACTIVE_LOW
845	bool "LCD panel backlight pwm is inverted"
846	depends on VIDEO_SUNXI
847	default y
848	---help---
849	Set this if the backlight pwm output is active low.
850
851config VIDEO_LCD_PANEL_I2C
852	bool "LCD panel needs to be configured via i2c"
853	depends on VIDEO_SUNXI
854	default n
855	select CMD_I2C
856	---help---
857	Say y here if the LCD panel needs to be configured via i2c. This
858	will add a bitbang i2c controller using gpios to talk to the LCD.
859
860config VIDEO_LCD_PANEL_I2C_SDA
861	string "LCD panel i2c interface SDA pin"
862	depends on VIDEO_LCD_PANEL_I2C
863	default "PG12"
864	---help---
865	Set the SDA pin for the LCD i2c interface. This takes a string in the
866	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
867
868config VIDEO_LCD_PANEL_I2C_SCL
869	string "LCD panel i2c interface SCL pin"
870	depends on VIDEO_LCD_PANEL_I2C
871	default "PG10"
872	---help---
873	Set the SCL pin for the LCD i2c interface. This takes a string in the
874	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
875
876
877# Note only one of these may be selected at a time! But hidden choices are
878# not supported by Kconfig
879config VIDEO_LCD_IF_PARALLEL
880	bool
881
882config VIDEO_LCD_IF_LVDS
883	bool
884
885config SUNXI_DE2
886	bool
887	default n
888
889config VIDEO_DE2
890	bool "Display Engine 2 video driver"
891	depends on SUNXI_DE2
892	select DM_VIDEO
893	select DISPLAY
894	imply VIDEO_DT_SIMPLEFB
895	default y
896	---help---
897	Say y here if you want to build DE2 video driver which is present on
898	newer SoCs. Currently only HDMI output is supported.
899
900
901choice
902	prompt "LCD panel support"
903	depends on VIDEO_SUNXI
904	---help---
905	Select which type of LCD panel to support.
906
907config VIDEO_LCD_PANEL_PARALLEL
908	bool "Generic parallel interface LCD panel"
909	select VIDEO_LCD_IF_PARALLEL
910
911config VIDEO_LCD_PANEL_LVDS
912	bool "Generic lvds interface LCD panel"
913	select VIDEO_LCD_IF_LVDS
914
915config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
916	bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
917	select VIDEO_LCD_SSD2828
918	select VIDEO_LCD_IF_PARALLEL
919	---help---
920	7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
921
922config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
923	bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
924	select VIDEO_LCD_ANX9804
925	select VIDEO_LCD_IF_PARALLEL
926	select VIDEO_LCD_PANEL_I2C
927	---help---
928	Select this for eDP LCD panels with 4 lanes running at 1.62G,
929	connected via an ANX9804 bridge chip.
930
931config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
932	bool "Hitachi tx18d42vm LCD panel"
933	select VIDEO_LCD_HITACHI_TX18D42VM
934	select VIDEO_LCD_IF_LVDS
935	---help---
936	7.85" 1024x768 Hitachi tx18d42vm LCD panel support
937
938config VIDEO_LCD_TL059WV5C0
939	bool "tl059wv5c0 LCD panel"
940	select VIDEO_LCD_PANEL_I2C
941	select VIDEO_LCD_IF_PARALLEL
942	---help---
943	6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
944	Aigo M60/M608/M606 tablets.
945
946endchoice
947
948config SATAPWR
949	string "SATA power pin"
950	default ""
951	help
952	  Set the pins used to power the SATA. This takes a string in the
953	  format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
954	  port H.
955
956config GMAC_TX_DELAY
957	int "GMAC Transmit Clock Delay Chain"
958	default 0
959	---help---
960	Set the GMAC Transmit Clock Delay Chain value.
961
962config SPL_STACK_R_ADDR
963	default 0x4fe00000 if MACH_SUN4I
964	default 0x4fe00000 if MACH_SUN5I
965	default 0x4fe00000 if MACH_SUN6I
966	default 0x4fe00000 if MACH_SUN7I
967	default 0x4fe00000 if MACH_SUN8I
968	default 0x2fe00000 if MACH_SUN9I
969	default 0x4fe00000 if MACH_SUN50I
970	default 0x4fe00000 if MACH_SUN50I_H6
971
972config SPL_SPI_SUNXI
973	bool "Support for SPI Flash on Allwinner SoCs in SPL"
974	depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
975	help
976	  Enable support for SPI Flash. This option allows SPL to read from
977	  sunxi SPI Flash. It uses the same method as the boot ROM, so does
978	  not need any extra configuration.
979
980config PINE64_DT_SELECTION
981	bool "Enable Pine64 device tree selection code"
982	depends on MACH_SUN50I
983	help
984	  The original Pine A64 and Pine A64+ are similar but different
985	  boards and can be differed by the DRAM size. Pine A64 has
986	  512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
987	  option, the device tree selection code specific to Pine64 which
988	  utilizes the DRAM size will be enabled.
989
990endif
991