183d290c5STom Rini // SPDX-License-Identifier: BSD-3-Clause
24b684a6bSJorge Ramirez-Ortiz /*
34b684a6bSJorge Ramirez-Ortiz  * Clock drivers for Qualcomm APQ8096
44b684a6bSJorge Ramirez-Ortiz  *
54b684a6bSJorge Ramirez-Ortiz  * (C) Copyright 2017 Jorge Ramirez Ortiz <jorge.ramirez-ortiz@linaro.org>
64b684a6bSJorge Ramirez-Ortiz  *
74b684a6bSJorge Ramirez-Ortiz  * Based on Little Kernel driver, simplified
84b684a6bSJorge Ramirez-Ortiz  */
94b684a6bSJorge Ramirez-Ortiz 
104b684a6bSJorge Ramirez-Ortiz #include <common.h>
114b684a6bSJorge Ramirez-Ortiz #include <clk-uclass.h>
124b684a6bSJorge Ramirez-Ortiz #include <dm.h>
134b684a6bSJorge Ramirez-Ortiz #include <errno.h>
144b684a6bSJorge Ramirez-Ortiz #include <asm/io.h>
154b684a6bSJorge Ramirez-Ortiz #include <linux/bitops.h>
164b684a6bSJorge Ramirez-Ortiz #include "clock-snapdragon.h"
174b684a6bSJorge Ramirez-Ortiz 
184b684a6bSJorge Ramirez-Ortiz /* GPLL0 clock control registers */
194b684a6bSJorge Ramirez-Ortiz #define GPLL0_STATUS_ACTIVE		BIT(30)
204b684a6bSJorge Ramirez-Ortiz #define APCS_GPLL_ENA_VOTE_GPLL0	BIT(0)
214b684a6bSJorge Ramirez-Ortiz 
224b684a6bSJorge Ramirez-Ortiz static const struct bcr_regs sdc_regs = {
234b684a6bSJorge Ramirez-Ortiz 	.cfg_rcgr = SDCC2_CFG_RCGR,
244b684a6bSJorge Ramirez-Ortiz 	.cmd_rcgr = SDCC2_CMD_RCGR,
254b684a6bSJorge Ramirez-Ortiz 	.M = SDCC2_M,
264b684a6bSJorge Ramirez-Ortiz 	.N = SDCC2_N,
274b684a6bSJorge Ramirez-Ortiz 	.D = SDCC2_D,
284b684a6bSJorge Ramirez-Ortiz };
294b684a6bSJorge Ramirez-Ortiz 
30640dc349SRamon Fried static const struct pll_vote_clk gpll0_vote_clk = {
314b684a6bSJorge Ramirez-Ortiz 	.status = GPLL0_STATUS,
324b684a6bSJorge Ramirez-Ortiz 	.status_bit = GPLL0_STATUS_ACTIVE,
334b684a6bSJorge Ramirez-Ortiz 	.ena_vote = APCS_GPLL_ENA_VOTE,
344b684a6bSJorge Ramirez-Ortiz 	.vote_bit = APCS_GPLL_ENA_VOTE_GPLL0,
354b684a6bSJorge Ramirez-Ortiz };
364b684a6bSJorge Ramirez-Ortiz 
37*604aa9d3SRamon Fried static struct vote_clk gcc_blsp2_ahb_clk = {
38*604aa9d3SRamon Fried 	.cbcr_reg = BLSP2_AHB_CBCR,
39*604aa9d3SRamon Fried 	.ena_vote = APCS_CLOCK_BRANCH_ENA_VOTE,
40*604aa9d3SRamon Fried 	.vote_bit = BIT(15),
41*604aa9d3SRamon Fried };
42*604aa9d3SRamon Fried 
clk_init_sdc(struct msm_clk_priv * priv,uint rate)434b684a6bSJorge Ramirez-Ortiz static int clk_init_sdc(struct msm_clk_priv *priv, uint rate)
444b684a6bSJorge Ramirez-Ortiz {
454b684a6bSJorge Ramirez-Ortiz 	int div = 3;
464b684a6bSJorge Ramirez-Ortiz 
474b684a6bSJorge Ramirez-Ortiz 	clk_enable_cbc(priv->base + SDCC2_AHB_CBCR);
484b684a6bSJorge Ramirez-Ortiz 	clk_rcg_set_rate_mnd(priv->base, &sdc_regs, div, 0, 0,
494b684a6bSJorge Ramirez-Ortiz 			     CFG_CLK_SRC_GPLL0);
50640dc349SRamon Fried 	clk_enable_gpll0(priv->base, &gpll0_vote_clk);
514b684a6bSJorge Ramirez-Ortiz 	clk_enable_cbc(priv->base + SDCC2_APPS_CBCR);
524b684a6bSJorge Ramirez-Ortiz 
534b684a6bSJorge Ramirez-Ortiz 	return rate;
544b684a6bSJorge Ramirez-Ortiz }
554b684a6bSJorge Ramirez-Ortiz 
56*604aa9d3SRamon Fried static const struct bcr_regs uart2_regs = {
57*604aa9d3SRamon Fried 	.cfg_rcgr = BLSP2_UART2_APPS_CFG_RCGR,
58*604aa9d3SRamon Fried 	.cmd_rcgr = BLSP2_UART2_APPS_CMD_RCGR,
59*604aa9d3SRamon Fried 	.M = BLSP2_UART2_APPS_M,
60*604aa9d3SRamon Fried 	.N = BLSP2_UART2_APPS_N,
61*604aa9d3SRamon Fried 	.D = BLSP2_UART2_APPS_D,
62*604aa9d3SRamon Fried };
63*604aa9d3SRamon Fried 
clk_init_uart(struct msm_clk_priv * priv)64*604aa9d3SRamon Fried static int clk_init_uart(struct msm_clk_priv *priv)
65*604aa9d3SRamon Fried {
66*604aa9d3SRamon Fried 	/* Enable AHB clock */
67*604aa9d3SRamon Fried 	clk_enable_vote_clk(priv->base, &gcc_blsp2_ahb_clk);
68*604aa9d3SRamon Fried 
69*604aa9d3SRamon Fried 	/* 7372800 uart block clock @ GPLL0 */
70*604aa9d3SRamon Fried 	clk_rcg_set_rate_mnd(priv->base, &uart2_regs, 1, 192, 15625,
71*604aa9d3SRamon Fried 			     CFG_CLK_SRC_GPLL0);
72*604aa9d3SRamon Fried 
73*604aa9d3SRamon Fried 	/* Vote for gpll0 clock */
74*604aa9d3SRamon Fried 	clk_enable_gpll0(priv->base, &gpll0_vote_clk);
75*604aa9d3SRamon Fried 
76*604aa9d3SRamon Fried 	/* Enable core clk */
77*604aa9d3SRamon Fried 	clk_enable_cbc(priv->base + BLSP2_UART2_APPS_CBCR);
78*604aa9d3SRamon Fried 
79*604aa9d3SRamon Fried 	return 0;
80*604aa9d3SRamon Fried }
81*604aa9d3SRamon Fried 
msm_set_rate(struct clk * clk,ulong rate)824b684a6bSJorge Ramirez-Ortiz ulong msm_set_rate(struct clk *clk, ulong rate)
834b684a6bSJorge Ramirez-Ortiz {
844b684a6bSJorge Ramirez-Ortiz 	struct msm_clk_priv *priv = dev_get_priv(clk->dev);
854b684a6bSJorge Ramirez-Ortiz 
864b684a6bSJorge Ramirez-Ortiz 	switch (clk->id) {
874b684a6bSJorge Ramirez-Ortiz 	case 0: /* SDC1 */
884b684a6bSJorge Ramirez-Ortiz 		return clk_init_sdc(priv, rate);
894b684a6bSJorge Ramirez-Ortiz 		break;
90*604aa9d3SRamon Fried 	case 4: /*UART2*/
91*604aa9d3SRamon Fried 		return clk_init_uart(priv);
924b684a6bSJorge Ramirez-Ortiz 	default:
934b684a6bSJorge Ramirez-Ortiz 		return 0;
944b684a6bSJorge Ramirez-Ortiz 	}
954b684a6bSJorge Ramirez-Ortiz }
96