xref: /openbmc/u-boot/arch/arm/mach-meson/board-axg.c (revision 9450ab2b)
1485bba39SNeil Armstrong // SPDX-License-Identifier: GPL-2.0+
2485bba39SNeil Armstrong /*
3485bba39SNeil Armstrong  * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
4485bba39SNeil Armstrong  * (C) Copyright 2018 Neil Armstrong <narmstrong@baylibre.com>
5485bba39SNeil Armstrong  */
6485bba39SNeil Armstrong 
7485bba39SNeil Armstrong #include <common.h>
8*d96a782dSNeil Armstrong #include <asm/arch/boot.h>
9485bba39SNeil Armstrong #include <asm/arch/eth.h>
10485bba39SNeil Armstrong #include <asm/arch/axg.h>
11485bba39SNeil Armstrong #include <asm/arch/mem.h>
12485bba39SNeil Armstrong #include <asm/io.h>
13485bba39SNeil Armstrong #include <asm/armv8/mmu.h>
14485bba39SNeil Armstrong #include <linux/sizes.h>
15485bba39SNeil Armstrong #include <phy.h>
16485bba39SNeil Armstrong 
17485bba39SNeil Armstrong DECLARE_GLOBAL_DATA_PTR;
18485bba39SNeil Armstrong 
meson_get_boot_device(void)19*d96a782dSNeil Armstrong int meson_get_boot_device(void)
20*d96a782dSNeil Armstrong {
21*d96a782dSNeil Armstrong 	return readl(AXG_AO_SEC_GP_CFG0) & AXG_AO_BOOT_DEVICE;
22*d96a782dSNeil Armstrong }
23*d96a782dSNeil Armstrong 
24485bba39SNeil Armstrong /* Configure the reserved memory zones exported by the secure registers
25485bba39SNeil Armstrong  * into EFI and DTB reserved memory entries.
26485bba39SNeil Armstrong  */
meson_init_reserved_memory(void * fdt)27485bba39SNeil Armstrong void meson_init_reserved_memory(void *fdt)
28485bba39SNeil Armstrong {
29485bba39SNeil Armstrong 	u64 bl31_size, bl31_start;
30485bba39SNeil Armstrong 	u64 bl32_size, bl32_start;
31485bba39SNeil Armstrong 	u32 reg;
32485bba39SNeil Armstrong 
33485bba39SNeil Armstrong 	/*
34485bba39SNeil Armstrong 	 * Get ARM Trusted Firmware reserved memory zones in :
35485bba39SNeil Armstrong 	 * - AO_SEC_GP_CFG3: bl32 & bl31 size in KiB, can be 0
36485bba39SNeil Armstrong 	 * - AO_SEC_GP_CFG5: bl31 physical start address, can be NULL
37485bba39SNeil Armstrong 	 * - AO_SEC_GP_CFG4: bl32 physical start address, can be NULL
38485bba39SNeil Armstrong 	 */
39485bba39SNeil Armstrong 	reg = readl(AXG_AO_SEC_GP_CFG3);
40485bba39SNeil Armstrong 
41485bba39SNeil Armstrong 	bl31_size = ((reg & AXG_AO_BL31_RSVMEM_SIZE_MASK)
42485bba39SNeil Armstrong 			>> AXG_AO_BL31_RSVMEM_SIZE_SHIFT) * SZ_1K;
43485bba39SNeil Armstrong 	bl32_size = (reg & AXG_AO_BL32_RSVMEM_SIZE_MASK) * SZ_1K;
44485bba39SNeil Armstrong 
45485bba39SNeil Armstrong 	bl31_start = readl(AXG_AO_SEC_GP_CFG5);
46485bba39SNeil Armstrong 	bl32_start = readl(AXG_AO_SEC_GP_CFG4);
47485bba39SNeil Armstrong 
48485bba39SNeil Armstrong 	/* Add BL31 reserved zone */
49485bba39SNeil Armstrong 	if (bl31_start && bl31_size)
50485bba39SNeil Armstrong 		meson_board_add_reserved_memory(fdt, bl31_start, bl31_size);
51485bba39SNeil Armstrong 
52485bba39SNeil Armstrong 	/* Add BL32 reserved zone */
53485bba39SNeil Armstrong 	if (bl32_start && bl32_size)
54485bba39SNeil Armstrong 		meson_board_add_reserved_memory(fdt, bl32_start, bl32_size);
55485bba39SNeil Armstrong }
56485bba39SNeil Armstrong 
get_effective_memsize(void)57485bba39SNeil Armstrong phys_size_t get_effective_memsize(void)
58485bba39SNeil Armstrong {
59485bba39SNeil Armstrong 	/* Size is reported in MiB, convert it in bytes */
60485bba39SNeil Armstrong 	return ((readl(AXG_AO_SEC_GP_CFG0) & AXG_AO_MEM_SIZE_MASK)
61485bba39SNeil Armstrong 			>> AXG_AO_MEM_SIZE_SHIFT) * SZ_1M;
62485bba39SNeil Armstrong }
63485bba39SNeil Armstrong 
64485bba39SNeil Armstrong static struct mm_region axg_mem_map[] = {
65485bba39SNeil Armstrong 	{
66485bba39SNeil Armstrong 		.virt = 0x0UL,
67485bba39SNeil Armstrong 		.phys = 0x0UL,
68485bba39SNeil Armstrong 		.size = 0x80000000UL,
69485bba39SNeil Armstrong 		.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
70485bba39SNeil Armstrong 			 PTE_BLOCK_INNER_SHARE
71485bba39SNeil Armstrong 	}, {
72485bba39SNeil Armstrong 		.virt = 0xf0000000UL,
73485bba39SNeil Armstrong 		.phys = 0xf0000000UL,
74485bba39SNeil Armstrong 		.size = 0x10000000UL,
75485bba39SNeil Armstrong 		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
76485bba39SNeil Armstrong 			 PTE_BLOCK_NON_SHARE |
77485bba39SNeil Armstrong 			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
78485bba39SNeil Armstrong 	}, {
79485bba39SNeil Armstrong 		/* List terminator */
80485bba39SNeil Armstrong 		0,
81485bba39SNeil Armstrong 	}
82485bba39SNeil Armstrong };
83485bba39SNeil Armstrong 
84485bba39SNeil Armstrong struct mm_region *mem_map = axg_mem_map;
85485bba39SNeil Armstrong 
86485bba39SNeil Armstrong /* Configure the Ethernet MAC with the requested interface mode
87485bba39SNeil Armstrong  * with some optional flags.
88485bba39SNeil Armstrong  */
meson_eth_init(phy_interface_t mode,unsigned int flags)89485bba39SNeil Armstrong void meson_eth_init(phy_interface_t mode, unsigned int flags)
90485bba39SNeil Armstrong {
91485bba39SNeil Armstrong 	switch (mode) {
92485bba39SNeil Armstrong 	case PHY_INTERFACE_MODE_RGMII:
93485bba39SNeil Armstrong 	case PHY_INTERFACE_MODE_RGMII_ID:
94485bba39SNeil Armstrong 	case PHY_INTERFACE_MODE_RGMII_RXID:
95485bba39SNeil Armstrong 	case PHY_INTERFACE_MODE_RGMII_TXID:
96485bba39SNeil Armstrong 		/* Set RGMII mode */
97485bba39SNeil Armstrong 		setbits_le32(AXG_ETH_REG_0, AXG_ETH_REG_0_PHY_INTF_RGMII |
98485bba39SNeil Armstrong 			     AXG_ETH_REG_0_TX_PHASE(1) |
99485bba39SNeil Armstrong 			     AXG_ETH_REG_0_TX_RATIO(4) |
100485bba39SNeil Armstrong 			     AXG_ETH_REG_0_PHY_CLK_EN |
101485bba39SNeil Armstrong 			     AXG_ETH_REG_0_CLK_EN);
102485bba39SNeil Armstrong 		break;
103485bba39SNeil Armstrong 
104485bba39SNeil Armstrong 	case PHY_INTERFACE_MODE_RMII:
105485bba39SNeil Armstrong 		/* Set RMII mode */
106485bba39SNeil Armstrong 		out_le32(AXG_ETH_REG_0, AXG_ETH_REG_0_PHY_INTF_RMII |
107485bba39SNeil Armstrong 					AXG_ETH_REG_0_INVERT_RMII_CLK |
108485bba39SNeil Armstrong 					AXG_ETH_REG_0_CLK_EN);
109485bba39SNeil Armstrong 		break;
110485bba39SNeil Armstrong 
111485bba39SNeil Armstrong 	default:
112485bba39SNeil Armstrong 		printf("Invalid Ethernet interface mode\n");
113485bba39SNeil Armstrong 		return;
114485bba39SNeil Armstrong 	}
115485bba39SNeil Armstrong 
116485bba39SNeil Armstrong 	/* Enable power gate */
117485bba39SNeil Armstrong 	clrbits_le32(AXG_MEM_PD_REG_0, AXG_MEM_PD_REG_0_ETH_MASK);
118485bba39SNeil Armstrong }
119