1 /* 2 * (C) Copyright 2012 Samsung Electronics 3 * Donghwa Lee <dh09.lee@samsung.com> 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 #ifndef __ASM_ARM_ARCH_SYSTEM_H_ 9 #define __ASM_ARM_ARCH_SYSTEM_H_ 10 11 #ifndef __ASSEMBLY__ 12 struct exynos4_sysreg { 13 unsigned char res1[0x210]; 14 unsigned int display_ctrl; 15 unsigned int display_ctrl2; 16 unsigned int camera_control; 17 unsigned int audio_endian; 18 unsigned int jtag_con; 19 }; 20 21 struct exynos5_sysreg { 22 unsigned char res1[0x214]; 23 unsigned int disp1blk_cfg; 24 unsigned int disp2blk_cfg; 25 unsigned int hdcp_e_fuse; 26 unsigned int gsclblk_cfg0; 27 unsigned int gsclblk_cfg1; 28 unsigned int reserved; 29 unsigned int ispblk_cfg; 30 unsigned int usb20phy_cfg; 31 unsigned char res2[0x29c]; 32 unsigned int mipi_dphy; 33 unsigned int dptx_dphy; 34 unsigned int phyclk_sel; 35 }; 36 #endif 37 38 #define USB20_PHY_CFG_HOST_LINK_EN (1 << 0) 39 40 /* 41 * This instruction causes an event to be signaled to all cores 42 * within a multiprocessor system. If SEV is implemented, 43 * WFE must also be implemented. 44 */ 45 #define sev() __asm__ __volatile__ ("sev\n\t" : : ); 46 /* 47 * If the Event Register is not set, WFE suspends execution until 48 * one of the following events occurs: 49 * - an IRQ interrupt, unless masked by the CPSR I-bit 50 * - an FIQ interrupt, unless masked by the CPSR F-bit 51 * - an Imprecise Data abort, unless masked by the CPSR A-bit 52 * - a Debug Entry request, if Debug is enabled 53 * - an Event signaled by another processor using the SEV instruction. 54 * If the Event Register is set, WFE clears it and returns immediately. 55 * If WFE is implemented, SEV must also be implemented. 56 */ 57 #define wfe() __asm__ __volatile__ ("wfe\n\t" : : ); 58 59 /* Move 0xd3 value to CPSR register to enable SVC mode */ 60 #define svc32_mode_en() __asm__ __volatile__ \ 61 ("@ I&F disable, Mode: 0x13 - SVC\n\t" \ 62 "msr cpsr_c, #0x13|0xC0\n\t" : : ) 63 64 /* Set program counter with the given value */ 65 #define set_pc(x) __asm__ __volatile__ ("mov pc, %0\n\t" : : "r"(x)) 66 67 /* Branch to the given location */ 68 #define branch_bx(x) __asm__ __volatile__ ("bx %0\n\t" : : "r"(x)) 69 70 /* Read Main Id register */ 71 #define mrc_midr(x) __asm__ __volatile__ \ 72 ("mrc p15, 0, %0, c0, c0, 0\n\t" : "=r"(x) : ) 73 74 /* Read Multiprocessor Affinity Register */ 75 #define mrc_mpafr(x) __asm__ __volatile__ \ 76 ("mrc p15, 0, %0, c0, c0, 5\n\t" : "=r"(x) : ) 77 78 /* Read System Control Register */ 79 #define mrc_sctlr(x) __asm__ __volatile__ \ 80 ("mrc p15, 0, %0, c1, c0, 0\n\t" : "=r"(x) : ) 81 82 /* Read Auxiliary Control Register */ 83 #define mrc_auxr(x) __asm__ __volatile__ \ 84 ("mrc p15, 0, %0, c1, c0, 1\n\t" : "=r"(x) : ) 85 86 /* Read L2 Control register */ 87 #define mrc_l2_ctlr(x) __asm__ __volatile__ \ 88 ("mrc p15, 1, %0, c9, c0, 2\n\t" : "=r"(x) : ) 89 90 /* Read L2 Auxilliary Control register */ 91 #define mrc_l2_aux_ctlr(x) __asm__ __volatile__ \ 92 ("mrc p15, 1, %0, c15, c0, 0\n\t" : "=r"(x) : ) 93 94 /* Write System Control Register */ 95 #define mcr_sctlr(x) __asm__ __volatile__ \ 96 ("mcr p15, 0, %0, c1, c0, 0\n\t" : : "r"(x)) 97 98 /* Write Auxiliary Control Register */ 99 #define mcr_auxr(x) __asm__ __volatile__ \ 100 ("mcr p15, 0, %0, c1, c0, 1\n\t" : : "r"(x)) 101 102 /* Invalidate all instruction caches to PoU */ 103 #define mcr_icache(x) __asm__ __volatile__ \ 104 ("mcr p15, 0, %0, c7, c5, 0\n\t" : : "r"(x)) 105 106 /* Invalidate unified TLB */ 107 #define mcr_tlb(x) __asm__ __volatile__ \ 108 ("mcr p15, 0, %0, c8, c7, 0\n\t" : : "r"(x)) 109 110 /* Write L2 Control register */ 111 #define mcr_l2_ctlr(x) __asm__ __volatile__ \ 112 ("mcr p15, 1, %0, c9, c0, 2\n\t" : : "r"(x)) 113 114 /* Write L2 Auxilliary Control register */ 115 #define mcr_l2_aux_ctlr(x) __asm__ __volatile__ \ 116 ("mcr p15, 1, %0, c15, c0, 0\n\t" : : "r"(x)) 117 118 void set_usbhost_mode(unsigned int mode); 119 void set_system_display_ctrl(void); 120 int exynos_lcd_early_init(const void *blob); 121 122 #endif /* _EXYNOS4_SYSTEM_H */ 123