1 /*
2  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3  *
4  * Based on:
5  *
6  * -------------------------------------------------------------------------
7  *
8  *  linux/include/asm-arm/arch-davinci/hardware.h
9  *
10  *  Copyright (C) 2006 Texas Instruments.
11  *
12  * SPDX-License-Identifier:	GPL-2.0+
13  */
14 #ifndef __ASM_ARCH_HARDWARE_H
15 #define __ASM_ARCH_HARDWARE_H
16 
17 #include <linux/sizes.h>
18 
19 #define	REG(addr)	(*(volatile unsigned int *)(addr))
20 #define REG_P(addr)	((volatile unsigned int *)(addr))
21 
22 #ifndef __ASSEMBLY__
23 typedef volatile unsigned int	dv_reg;
24 typedef volatile unsigned int *	dv_reg_p;
25 #endif
26 
27 /*
28  * Base register addresses
29  *
30  * NOTE:  some of these DM6446-specific addresses DO NOT WORK
31  * on other DaVinci chips.  Double check them before you try
32  * using the addresses ... or PSC module identifiers, etc.
33  */
34 #ifndef CONFIG_SOC_DA8XX
35 
36 #define DAVINCI_DMA_3PCC_BASE			(0x01c00000)
37 #define DAVINCI_DMA_3PTC0_BASE			(0x01c10000)
38 #define DAVINCI_DMA_3PTC1_BASE			(0x01c10400)
39 #define DAVINCI_UART0_BASE			(0x01c20000)
40 #define DAVINCI_UART1_BASE			(0x01c20400)
41 #define DAVINCI_TIMER3_BASE			(0x01c20800)
42 #define DAVINCI_I2C_BASE			(0x01c21000)
43 #define DAVINCI_TIMER0_BASE			(0x01c21400)
44 #define DAVINCI_TIMER1_BASE			(0x01c21800)
45 #define DAVINCI_WDOG_BASE			(0x01c21c00)
46 #define DAVINCI_PWM0_BASE			(0x01c22000)
47 #define DAVINCI_PWM1_BASE			(0x01c22400)
48 #define DAVINCI_PWM2_BASE			(0x01c22800)
49 #define DAVINCI_TIMER4_BASE			(0x01c23800)
50 #define DAVINCI_SYSTEM_MODULE_BASE		(0x01c40000)
51 #define DAVINCI_PLL_CNTRL0_BASE			(0x01c40800)
52 #define DAVINCI_PLL_CNTRL1_BASE			(0x01c40c00)
53 #define DAVINCI_PWR_SLEEP_CNTRL_BASE		(0x01c41000)
54 #define DAVINCI_ARM_INTC_BASE			(0x01c48000)
55 #define DAVINCI_USB_OTG_BASE			(0x01c64000)
56 #define DAVINCI_CFC_ATA_BASE			(0x01c66000)
57 #define DAVINCI_SPI_BASE			(0x01c66800)
58 #define DAVINCI_GPIO_BASE			(0x01c67000)
59 #define DAVINCI_VPSS_REGS_BASE			(0x01c70000)
60 #if !defined(CONFIG_SOC_DM646X)
61 #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	(0x02000000)
62 #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE	(0x04000000)
63 #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	(0x06000000)
64 #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	(0x08000000)
65 #endif
66 #define DAVINCI_DDR_BASE			(0x80000000)
67 
68 #ifdef CONFIG_SOC_DM644X
69 #define DAVINCI_UART2_BASE			0x01c20800
70 #define DAVINCI_UHPI_BASE			0x01c67800
71 #define DAVINCI_EMAC_CNTRL_REGS_BASE		0x01c80000
72 #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE	0x01c81000
73 #define DAVINCI_EMAC_WRAPPER_RAM_BASE		0x01c82000
74 #define DAVINCI_MDIO_CNTRL_REGS_BASE		0x01c84000
75 #define DAVINCI_IMCOP_BASE			0x01cc0000
76 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01e00000
77 #define DAVINCI_VLYNQ_BASE			0x01e01000
78 #define DAVINCI_ASP_BASE			0x01e02000
79 #define DAVINCI_MMC_SD_BASE			0x01e10000
80 #define DAVINCI_MS_BASE				0x01e20000
81 #define DAVINCI_VLYNQ_REMOTE_BASE		0x0c000000
82 
83 #elif defined(CONFIG_SOC_DM355)
84 #define DAVINCI_MMC_SD1_BASE			0x01e00000
85 #define DAVINCI_ASP0_BASE			0x01e02000
86 #define DAVINCI_ASP1_BASE			0x01e04000
87 #define DAVINCI_UART2_BASE			0x01e06000
88 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01e10000
89 #define DAVINCI_MMC_SD0_BASE			0x01e11000
90 
91 #elif defined(CONFIG_SOC_DM365)
92 #define DAVINCI_MMC_SD1_BASE			0x01d00000
93 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01d10000
94 #define DAVINCI_MMC_SD0_BASE			0x01d11000
95 #define DAVINCI_DDR_EMIF_CTRL_BASE		0x20000000
96 #define DAVINCI_SPI0_BASE			0x01c66000
97 #define DAVINCI_SPI1_BASE			0x01c66800
98 
99 #elif defined(CONFIG_SOC_DM646X)
100 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x20008000
101 #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	0x42000000
102 #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE	0x44000000
103 #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	0x46000000
104 #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	0x48000000
105 
106 #endif
107 
108 #else /* CONFIG_SOC_DA8XX */
109 
110 #define DAVINCI_UART0_BASE			0x01c42000
111 #define DAVINCI_UART1_BASE			0x01d0c000
112 #define DAVINCI_UART2_BASE			0x01d0d000
113 #define DAVINCI_I2C0_BASE			0x01c22000
114 #define DAVINCI_I2C1_BASE			0x01e28000
115 #define DAVINCI_TIMER0_BASE			0x01c20000
116 #define DAVINCI_TIMER1_BASE			0x01c21000
117 #define DAVINCI_WDOG_BASE			0x01c21000
118 #define DAVINCI_RTC_BASE			0x01c23000
119 #define DAVINCI_PLL_CNTRL0_BASE			0x01c11000
120 #define DAVINCI_PLL_CNTRL1_BASE			0x01e1a000
121 #define DAVINCI_PSC0_BASE			0x01c10000
122 #define DAVINCI_PSC1_BASE			0x01e27000
123 #define DAVINCI_SPI0_BASE			0x01c41000
124 #define DAVINCI_USB_OTG_BASE			0x01e00000
125 #define DAVINCI_SPI1_BASE			(cpu_is_da830() ? \
126 						0x01e12000 : 0x01f0e000)
127 #define DAVINCI_GPIO_BASE			0x01e26000
128 #define DAVINCI_EMAC_CNTRL_REGS_BASE		0x01e23000
129 #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE	0x01e22000
130 #define DAVINCI_EMAC_WRAPPER_RAM_BASE		0x01e20000
131 #define DAVINCI_MDIO_CNTRL_REGS_BASE		0x01e24000
132 #define DAVINCI_SYSCFG1_BASE			0x01e2c000
133 #define DAVINCI_MMC_SD0_BASE			0x01c40000
134 #define DAVINCI_MMC_SD1_BASE			0x01e1b000
135 #define DAVINCI_TIMER2_BASE			0x01f0c000
136 #define DAVINCI_TIMER3_BASE			0x01f0d000
137 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x68000000
138 #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	0x40000000
139 #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	0x60000000
140 #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	0x62000000
141 #define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE	0x64000000
142 #define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE	0x66000000
143 #define DAVINCI_DDR_EMIF_CTRL_BASE		0xb0000000
144 #define DAVINCI_DDR_EMIF_DATA_BASE		0xc0000000
145 #define DAVINCI_INTC_BASE			0xfffee000
146 #define DAVINCI_BOOTCFG_BASE			0x01c14000
147 #define DAVINCI_LCD_CNTL_BASE			0x01e13000
148 #define DAVINCI_L3CBARAM_BASE			0x80000000
149 #define JTAG_ID_REG                            (DAVINCI_BOOTCFG_BASE + 0x18)
150 #define CHIP_REV_ID_REG				(DAVINCI_BOOTCFG_BASE + 0x24)
151 #define HOST1CFG				(DAVINCI_BOOTCFG_BASE + 0x44)
152 #define PSC0_MDCTL				(DAVINCI_PSC0_BASE + 0xa00)
153 
154 #define GPIO_BANK0_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x10)
155 #define GPIO_BANK0_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x14)
156 #define GPIO_BANK0_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x18)
157 #define GPIO_BANK0_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x1c)
158 #define GPIO_BANK2_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x38)
159 #define GPIO_BANK2_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x3c)
160 #define GPIO_BANK2_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x40)
161 #define GPIO_BANK2_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x44)
162 #define GPIO_BANK6_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x88)
163 #define GPIO_BANK6_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x8c)
164 #define GPIO_BANK6_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x90)
165 #define GPIO_BANK6_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x94)
166 #endif /* CONFIG_SOC_DA8XX */
167 
168 /* Power and Sleep Controller (PSC) Domains */
169 #define DAVINCI_GPSC_ARMDOMAIN		0
170 #define DAVINCI_GPSC_DSPDOMAIN		1
171 
172 #ifndef CONFIG_SOC_DA8XX
173 
174 #define DAVINCI_LPSC_VPSSMSTR		0
175 #define DAVINCI_LPSC_VPSSSLV		1
176 #define DAVINCI_LPSC_TPCC		2
177 #define DAVINCI_LPSC_TPTC0		3
178 #define DAVINCI_LPSC_TPTC1		4
179 #define DAVINCI_LPSC_EMAC		5
180 #define DAVINCI_LPSC_EMAC_WRAPPER	6
181 #define DAVINCI_LPSC_MDIO		7
182 #define DAVINCI_LPSC_IEEE1394		8
183 #define DAVINCI_LPSC_USB		9
184 #define DAVINCI_LPSC_ATA		10
185 #define DAVINCI_LPSC_VLYNQ		11
186 #define DAVINCI_LPSC_UHPI		12
187 #define DAVINCI_LPSC_DDR_EMIF		13
188 #define DAVINCI_LPSC_AEMIF		14
189 #define DAVINCI_LPSC_MMC_SD		15
190 #define DAVINCI_LPSC_MEMSTICK		16
191 #define DAVINCI_LPSC_McBSP		17
192 #define DAVINCI_LPSC_I2C		18
193 #define DAVINCI_LPSC_UART0		19
194 #define DAVINCI_LPSC_UART1		20
195 #define DAVINCI_LPSC_UART2		21
196 #define DAVINCI_LPSC_SPI		22
197 #define DAVINCI_LPSC_PWM0		23
198 #define DAVINCI_LPSC_PWM1		24
199 #define DAVINCI_LPSC_PWM2		25
200 #define DAVINCI_LPSC_GPIO		26
201 #define DAVINCI_LPSC_TIMER0		27
202 #define DAVINCI_LPSC_TIMER1		28
203 #define DAVINCI_LPSC_TIMER2		29
204 #define DAVINCI_LPSC_SYSTEM_SUBSYS	30
205 #define DAVINCI_LPSC_ARM		31
206 #define DAVINCI_LPSC_SCR2		32
207 #define DAVINCI_LPSC_SCR3		33
208 #define DAVINCI_LPSC_SCR4		34
209 #define DAVINCI_LPSC_CROSSBAR		35
210 #define DAVINCI_LPSC_CFG27		36
211 #define DAVINCI_LPSC_CFG3		37
212 #define DAVINCI_LPSC_CFG5		38
213 #define DAVINCI_LPSC_GEM		39
214 #define DAVINCI_LPSC_IMCOP		40
215 #define DAVINCI_LPSC_VPSSMASTER		47
216 #define DAVINCI_LPSC_MJCP		50
217 #define DAVINCI_LPSC_HDVICP		51
218 
219 #define DAVINCI_DM646X_LPSC_EMAC	14
220 #define DAVINCI_DM646X_LPSC_UART0	26
221 #define DAVINCI_DM646X_LPSC_I2C		31
222 #define DAVINCI_DM646X_LPSC_TIMER0	34
223 
224 #else /* CONFIG_SOC_DA8XX */
225 
226 #define DAVINCI_LPSC_TPCC		0
227 #define DAVINCI_LPSC_TPTC0		1
228 #define DAVINCI_LPSC_TPTC1		2
229 #define DAVINCI_LPSC_AEMIF		3
230 #define DAVINCI_LPSC_SPI0		4
231 #define DAVINCI_LPSC_MMC_SD		5
232 #define DAVINCI_LPSC_AINTC		6
233 #define DAVINCI_LPSC_ARM_RAM_ROM	7
234 #define DAVINCI_LPSC_SECCTL_KEYMGR	8
235 #define DAVINCI_LPSC_UART0		9
236 #define DAVINCI_LPSC_SCR0		10
237 #define DAVINCI_LPSC_SCR1		11
238 #define DAVINCI_LPSC_SCR2		12
239 #define DAVINCI_LPSC_DMAX		13
240 #define DAVINCI_LPSC_ARM		14
241 #define DAVINCI_LPSC_GEM		15
242 
243 /* for LPSCs in PSC1, offset from 32 for differentiation */
244 #define DAVINCI_LPSC_PSC1_BASE		32
245 #define DAVINCI_LPSC_USB20		(DAVINCI_LPSC_PSC1_BASE + 1)
246 #define DAVINCI_LPSC_USB11		(DAVINCI_LPSC_PSC1_BASE + 2)
247 #define DAVINCI_LPSC_GPIO		(DAVINCI_LPSC_PSC1_BASE + 3)
248 #define DAVINCI_LPSC_UHPI		(DAVINCI_LPSC_PSC1_BASE + 4)
249 #define DAVINCI_LPSC_EMAC		(DAVINCI_LPSC_PSC1_BASE + 5)
250 #define DAVINCI_LPSC_DDR_EMIF		(DAVINCI_LPSC_PSC1_BASE + 6)
251 #define DAVINCI_LPSC_McASP0		(DAVINCI_LPSC_PSC1_BASE + 7)
252 #define DAVINCI_LPSC_SPI1		(DAVINCI_LPSC_PSC1_BASE + 10)
253 #define DAVINCI_LPSC_I2C1		(DAVINCI_LPSC_PSC1_BASE + 11)
254 #define DAVINCI_LPSC_UART1		(DAVINCI_LPSC_PSC1_BASE + 12)
255 #define DAVINCI_LPSC_UART2		(DAVINCI_LPSC_PSC1_BASE + 13)
256 #define DAVINCI_LPSC_LCDC		(DAVINCI_LPSC_PSC1_BASE + 16)
257 #define DAVINCI_LPSC_ePWM		(DAVINCI_LPSC_PSC1_BASE + 17)
258 #define DAVINCI_LPSC_MMCSD1		(DAVINCI_LPSC_PSC1_BASE + 18)
259 #define DAVINCI_LPSC_eCAP		(DAVINCI_LPSC_PSC1_BASE + 20)
260 #define DAVINCI_LPSC_L3_CBA_RAM		(DAVINCI_LPSC_PSC1_BASE + 31)
261 
262 /* DA830-specific peripherals */
263 #define DAVINCI_LPSC_McASP1		(DAVINCI_LPSC_PSC1_BASE + 8)
264 #define DAVINCI_LPSC_McASP2		(DAVINCI_LPSC_PSC1_BASE + 9)
265 #define DAVINCI_LPSC_eQEP		(DAVINCI_LPSC_PSC1_BASE + 21)
266 #define DAVINCI_LPSC_SCR8		(DAVINCI_LPSC_PSC1_BASE + 24)
267 #define DAVINCI_LPSC_SCR7		(DAVINCI_LPSC_PSC1_BASE + 25)
268 #define DAVINCI_LPSC_SCR12		(DAVINCI_LPSC_PSC1_BASE + 26)
269 
270 /* DA850-specific peripherals */
271 #define DAVINCI_LPSC_TPCC1		(DAVINCI_LPSC_PSC1_BASE + 0)
272 #define DAVINCI_LPSC_SATA		(DAVINCI_LPSC_PSC1_BASE + 8)
273 #define DAVINCI_LPSC_VPIF		(DAVINCI_LPSC_PSC1_BASE + 9)
274 #define DAVINCI_LPSC_McBSP0		(DAVINCI_LPSC_PSC1_BASE + 14)
275 #define DAVINCI_LPSC_McBSP1		(DAVINCI_LPSC_PSC1_BASE + 15)
276 #define DAVINCI_LPSC_MMC_SD1		(DAVINCI_LPSC_PSC1_BASE + 18)
277 #define DAVINCI_LPSC_uPP		(DAVINCI_LPSC_PSC1_BASE + 19)
278 #define DAVINCI_LPSC_TPTC2		(DAVINCI_LPSC_PSC1_BASE + 21)
279 #define DAVINCI_LPSC_SCR_F0		(DAVINCI_LPSC_PSC1_BASE + 24)
280 #define DAVINCI_LPSC_SCR_F1		(DAVINCI_LPSC_PSC1_BASE + 25)
281 #define DAVINCI_LPSC_SCR_F2		(DAVINCI_LPSC_PSC1_BASE + 26)
282 #define DAVINCI_LPSC_SCR_F6		(DAVINCI_LPSC_PSC1_BASE + 27)
283 #define DAVINCI_LPSC_SCR_F7		(DAVINCI_LPSC_PSC1_BASE + 28)
284 #define DAVINCI_LPSC_SCR_F8		(DAVINCI_LPSC_PSC1_BASE + 29)
285 #define DAVINCI_LPSC_BR_F7		(DAVINCI_LPSC_PSC1_BASE + 30)
286 
287 #endif /* CONFIG_SOC_DA8XX */
288 
289 #ifndef __ASSEMBLY__
290 void lpsc_on(unsigned int id);
291 void lpsc_syncreset(unsigned int id);
292 void lpsc_disable(unsigned int id);
293 void dsp_on(void);
294 
295 void davinci_enable_uart0(void);
296 void davinci_enable_emac(void);
297 void davinci_enable_i2c(void);
298 void davinci_errata_workarounds(void);
299 
300 #ifndef CONFIG_SOC_DA8XX
301 
302 /* Some PSC defines */
303 #define PSC_CHP_SHRTSW			(0x01c40038)
304 #define PSC_GBLCTL			(0x01c41010)
305 #define PSC_EPCPR			(0x01c41070)
306 #define PSC_EPCCR			(0x01c41078)
307 #define PSC_PTCMD			(0x01c41120)
308 #define PSC_PTSTAT			(0x01c41128)
309 #define PSC_PDSTAT			(0x01c41200)
310 #define PSC_PDSTAT1			(0x01c41204)
311 #define PSC_PDCTL			(0x01c41300)
312 #define PSC_PDCTL1			(0x01c41304)
313 
314 #define PSC_MDCTL_BASE			(0x01c41a00)
315 #define PSC_MDSTAT_BASE			(0x01c41800)
316 
317 #define VDD3P3V_PWDN			(0x01c40048)
318 #define UART0_PWREMU_MGMT		(0x01c20030)
319 
320 #define PSC_SILVER_BULLET		(0x01c41a20)
321 
322 #else /* CONFIG_SOC_DA8XX */
323 
324 #define	PSC_ENABLE		0x3
325 #define	PSC_DISABLE		0x2
326 #define	PSC_SYNCRESET		0x1
327 #define	PSC_SWRSTDISABLE	0x0
328 
329 #define PSC_PSC0_MODULE_ID_CNT		16
330 #define PSC_PSC1_MODULE_ID_CNT		32
331 
332 #define UART0_PWREMU_MGMT		(0x01c42030)
333 
334 struct davinci_psc_regs {
335 	dv_reg	revid;
336 	dv_reg	rsvd0[71];
337 	dv_reg	ptcmd;
338 	dv_reg	rsvd1;
339 	dv_reg	ptstat;
340 	dv_reg	rsvd2[437];
341 	union {
342 		struct {
343 			dv_reg	mdstat[PSC_PSC0_MODULE_ID_CNT];
344 			dv_reg	rsvd3[112];
345 			dv_reg	mdctl[PSC_PSC0_MODULE_ID_CNT];
346 		} psc0;
347 		struct {
348 			dv_reg	mdstat[PSC_PSC1_MODULE_ID_CNT];
349 			dv_reg	rsvd3[96];
350 			dv_reg	mdctl[PSC_PSC1_MODULE_ID_CNT];
351 		} psc1;
352 	};
353 };
354 
355 #define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
356 #define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
357 
358 #endif /* CONFIG_SOC_DA8XX */
359 
360 #define PSC_MDSTAT_STATE		0x3f
361 #define PSC_MDCTL_NEXT			0x07
362 
363 #ifndef CONFIG_SOC_DA8XX
364 
365 /* Miscellania... */
366 #define VBPR				(0x20000020)
367 
368 /* NOTE:  system control modules are *highly* chip-specific, both
369  * as to register content (e.g. for muxing) and which registers exist.
370  */
371 #define PINMUX0				0x01c40000
372 #define PINMUX1				0x01c40004
373 #define PINMUX2				0x01c40008
374 #define PINMUX3				0x01c4000c
375 #define PINMUX4				0x01c40010
376 
377 struct davinci_uart_ctrl_regs {
378 	dv_reg	revid1;
379 	dv_reg	res;
380 	dv_reg	pwremu_mgmt;
381 	dv_reg	mdr;
382 };
383 
384 #define DAVINCI_UART_CTRL_BASE 0x28
385 
386 /* UART PWREMU_MGMT definitions */
387 #define DAVINCI_UART_PWREMU_MGMT_FREE	(1 << 0)
388 #define DAVINCI_UART_PWREMU_MGMT_URRST	(1 << 13)
389 #define DAVINCI_UART_PWREMU_MGMT_UTRST	(1 << 14)
390 
391 #else /* CONFIG_SOC_DA8XX */
392 
393 struct davinci_pllc_regs {
394 	dv_reg	revid;
395 	dv_reg	rsvd1[56];
396 	dv_reg	rstype;
397 	dv_reg	rsvd2[6];
398 	dv_reg	pllctl;
399 	dv_reg	ocsel;
400 	dv_reg	rsvd3[2];
401 	dv_reg	pllm;
402 	dv_reg	prediv;
403 	dv_reg	plldiv1;
404 	dv_reg	plldiv2;
405 	dv_reg	plldiv3;
406 	dv_reg	oscdiv;
407 	dv_reg	postdiv;
408 	dv_reg	rsvd4[3];
409 	dv_reg	pllcmd;
410 	dv_reg	pllstat;
411 	dv_reg	alnctl;
412 	dv_reg	dchange;
413 	dv_reg	cken;
414 	dv_reg	ckstat;
415 	dv_reg	systat;
416 	dv_reg	rsvd5[3];
417 	dv_reg	plldiv4;
418 	dv_reg	plldiv5;
419 	dv_reg	plldiv6;
420 	dv_reg	plldiv7;
421 	dv_reg	rsvd6[32];
422 	dv_reg	emucnt0;
423 	dv_reg	emucnt1;
424 };
425 
426 #define davinci_pllc0_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
427 #define davinci_pllc1_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL1_BASE)
428 #define DAVINCI_PLLC_DIV_MASK	0x1f
429 
430 /*
431  * A clock ID is a 32-bit number where bit 16 represents the PLL controller
432  * (clear is PLLC0, set is PLLC1) and the low 16 bits represent the divisor,
433  * counting from 1. Clock IDs may be passed to clk_get().
434  */
435 
436 /* flags to select PLL controller */
437 #define DAVINCI_PLLC0_FLAG			(0)
438 #define DAVINCI_PLLC1_FLAG			(1 << 16)
439 
440 enum davinci_clk_ids {
441 	/*
442 	 * Clock IDs for PLL outputs. Each may be switched on/off
443 	 * independently, and each may map to one or more peripherals.
444 	 */
445 	DAVINCI_PLL0_SYSCLK2			= DAVINCI_PLLC0_FLAG | 2,
446 	DAVINCI_PLL0_SYSCLK4			= DAVINCI_PLLC0_FLAG | 4,
447 	DAVINCI_PLL0_SYSCLK6			= DAVINCI_PLLC0_FLAG | 6,
448 	DAVINCI_PLL1_SYSCLK1			= DAVINCI_PLLC1_FLAG | 1,
449 	DAVINCI_PLL1_SYSCLK2			= DAVINCI_PLLC1_FLAG | 2,
450 
451 	/* map peripherals to clock IDs */
452 	DAVINCI_ARM_CLKID			= DAVINCI_PLL0_SYSCLK6,
453 	DAVINCI_DDR_CLKID			= DAVINCI_PLL1_SYSCLK1,
454 	DAVINCI_MDIO_CLKID			= DAVINCI_PLL0_SYSCLK4,
455 	DAVINCI_MMC_CLKID			= DAVINCI_PLL0_SYSCLK2,
456 	DAVINCI_SPI0_CLKID			= DAVINCI_PLL0_SYSCLK2,
457 	DAVINCI_MMCSD_CLKID			= DAVINCI_PLL0_SYSCLK2,
458 
459 	/* special clock ID - output of PLL multiplier */
460 	DAVINCI_PLLM_CLKID			= 0x0FF,
461 
462 	/* special clock ID - output of PLL post divisor */
463 	DAVINCI_PLLC_CLKID			= 0x100,
464 
465 	/* special clock ID - PLL bypass */
466 	DAVINCI_AUXCLK_CLKID			= 0x101,
467 };
468 
469 #define DAVINCI_UART2_CLKID	(cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
470 						: get_async3_src())
471 
472 #define DAVINCI_SPI1_CLKID	(cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
473 						: get_async3_src())
474 
475 int clk_get(enum davinci_clk_ids id);
476 
477 /* Boot config */
478 struct davinci_syscfg_regs {
479 	dv_reg	revid;
480 	dv_reg	rsvd[7];
481 	dv_reg	bootcfg;
482 	dv_reg	chiprevidr;
483 	dv_reg	rsvd2[4];
484 	dv_reg	kick0;
485 	dv_reg	kick1;
486 	dv_reg	rsvd1[52];
487 	dv_reg	mstpri[3];
488 	dv_reg  rsvd3;
489 	dv_reg	pinmux[20];
490 	dv_reg	suspsrc;
491 	dv_reg	chipsig;
492 	dv_reg	chipsig_clr;
493 	dv_reg	cfgchip0;
494 	dv_reg	cfgchip1;
495 	dv_reg	cfgchip2;
496 	dv_reg	cfgchip3;
497 	dv_reg	cfgchip4;
498 };
499 
500 #define davinci_syscfg_regs \
501 	((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
502 
503 enum {
504 	DAVINCI_NAND8_BOOT	= 0b001110,
505 	DAVINCI_NAND16_BOOT	= 0b010000,
506 	DAVINCI_SD_OR_MMC_BOOT	= 0b011100,
507 	DAVINCI_MMC_ONLY_BOOT	= 0b111100,
508 	DAVINCI_SPI0_FLASH_BOOT	= 0b001010,
509 	DAVINCI_SPI1_FLASH_BOOT	= 0b001100,
510 };
511 
512 #define pinmux(x)	(&davinci_syscfg_regs->pinmux[x])
513 
514 /* Emulation suspend bits */
515 #define DAVINCI_SYSCFG_SUSPSRC_EMAC		(1 << 5)
516 #define DAVINCI_SYSCFG_SUSPSRC_I2C		(1 << 16)
517 #define DAVINCI_SYSCFG_SUSPSRC_SPI0		(1 << 21)
518 #define DAVINCI_SYSCFG_SUSPSRC_SPI1		(1 << 22)
519 #define DAVINCI_SYSCFG_SUSPSRC_UART0		(1 << 18)
520 #define DAVINCI_SYSCFG_SUSPSRC_UART1		(1 << 19)
521 #define DAVINCI_SYSCFG_SUSPSRC_UART2		(1 << 20)
522 #define DAVINCI_SYSCFG_SUSPSRC_TIMER0		(1 << 27)
523 
524 struct davinci_syscfg1_regs {
525 	dv_reg	vtpio_ctl;
526 	dv_reg	ddr_slew;
527 	dv_reg	deepsleep;
528 	dv_reg	pupd_ena;
529 	dv_reg	pupd_sel;
530 	dv_reg	rxactive;
531 	dv_reg	pwrdwn;
532 };
533 
534 #define davinci_syscfg1_regs \
535 	((struct davinci_syscfg1_regs *)DAVINCI_SYSCFG1_BASE)
536 
537 #define DDR_SLEW_CMOSEN_BIT	4
538 #define DDR_SLEW_DDR_PDENA_BIT	5
539 
540 #define VTP_POWERDWN		(1 << 6)
541 #define VTP_LOCK		(1 << 7)
542 #define VTP_CLKRZ		(1 << 13)
543 #define VTP_READY		(1 << 15)
544 #define VTP_IOPWRDWN		(1 << 14)
545 
546 #define DV_SYSCFG_KICK0_UNLOCK	0x83e70b13
547 #define DV_SYSCFG_KICK1_UNLOCK	0x95a4f1e0
548 
549 /* Interrupt controller */
550 struct davinci_aintc_regs {
551 	dv_reg	revid;
552 	dv_reg	cr;
553 	dv_reg	dummy0[2];
554 	dv_reg	ger;
555 	dv_reg	dummy1[219];
556 	dv_reg	ecr1;
557 	dv_reg	ecr2;
558 	dv_reg	ecr3;
559 	dv_reg	dummy2[1117];
560 	dv_reg	hier;
561 };
562 
563 #define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
564 
565 struct davinci_uart_ctrl_regs {
566 	dv_reg	revid1;
567 	dv_reg	revid2;
568 	dv_reg	pwremu_mgmt;
569 	dv_reg	mdr;
570 };
571 
572 #define DAVINCI_UART_CTRL_BASE 0x28
573 #define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
574 #define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
575 #define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
576 
577 #define davinci_uart0_ctrl_regs \
578 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
579 #define davinci_uart1_ctrl_regs \
580 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
581 #define davinci_uart2_ctrl_regs \
582 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
583 
584 /* UART PWREMU_MGMT definitions */
585 #define DAVINCI_UART_PWREMU_MGMT_FREE	(1 << 0)
586 #define DAVINCI_UART_PWREMU_MGMT_URRST	(1 << 13)
587 #define DAVINCI_UART_PWREMU_MGMT_UTRST	(1 << 14)
588 
589 static inline int cpu_is_da830(void)
590 {
591 	unsigned int jtag_id	= REG(JTAG_ID_REG);
592 	unsigned short part_no	= (jtag_id >> 12) & 0xffff;
593 
594 	return ((part_no == 0xb7df) ? 1 : 0);
595 }
596 static inline int cpu_is_da850(void)
597 {
598 	unsigned int jtag_id    = REG(JTAG_ID_REG);
599 	unsigned short part_no  = (jtag_id >> 12) & 0xffff;
600 
601 	return ((part_no == 0xb7d1) ? 1 : 0);
602 }
603 
604 static inline enum davinci_clk_ids get_async3_src(void)
605 {
606 	return (REG(&davinci_syscfg_regs->cfgchip3) & 0x10) ?
607 			DAVINCI_PLL1_SYSCLK2 : DAVINCI_PLL0_SYSCLK2;
608 }
609 
610 #endif /* CONFIG_SOC_DA8XX */
611 
612 #if defined(CONFIG_SOC_DM365)
613 #include <asm/arch/aintc_defs.h>
614 #include <asm/arch/ddr2_defs.h>
615 #include <asm/arch/gpio.h>
616 #include <asm/arch/pll_defs.h>
617 #include <asm/arch/psc_defs.h>
618 #include <asm/arch/syscfg_defs.h>
619 #include <asm/arch/timer_defs.h>
620 
621 #define TMPBUF			0x00017ff8
622 #define TMPSTATUS		0x00017ff0
623 #define DV_TMPBUF_VAL		0x591b3ed7
624 #define FLAG_PORRST		0x00000001
625 #define FLAG_WDTRST		0x00000002
626 #define FLAG_FLGON		0x00000004
627 #define FLAG_FLGOFF		0x00000010
628 
629 #endif
630 #endif /* !__ASSEMBLY__ */
631 
632 #endif /* __ASM_ARCH_HARDWARE_H */
633