1 #ifndef __ASM_ARM_SYSTEM_H 2 #define __ASM_ARM_SYSTEM_H 3 4 #include <common.h> 5 #include <linux/compiler.h> 6 #include <asm/barriers.h> 7 8 #ifdef CONFIG_ARM64 9 10 /* 11 * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions 12 */ 13 #define CR_M (1 << 0) /* MMU enable */ 14 #define CR_A (1 << 1) /* Alignment abort enable */ 15 #define CR_C (1 << 2) /* Dcache enable */ 16 #define CR_SA (1 << 3) /* Stack Alignment Check Enable */ 17 #define CR_I (1 << 12) /* Icache enable */ 18 #define CR_WXN (1 << 19) /* Write Permision Imply XN */ 19 #define CR_EE (1 << 25) /* Exception (Big) Endian */ 20 21 #define ES_TO_AARCH64 1 22 #define ES_TO_AARCH32 0 23 24 /* 25 * SCR_EL3 bits definitions 26 */ 27 #define SCR_EL3_RW_AARCH64 (1 << 10) /* Next lower level is AArch64 */ 28 #define SCR_EL3_RW_AARCH32 (0 << 10) /* Lower lowers level are AArch32 */ 29 #define SCR_EL3_HCE_EN (1 << 8) /* Hypervisor Call enable */ 30 #define SCR_EL3_SMD_DIS (1 << 7) /* Secure Monitor Call disable */ 31 #define SCR_EL3_RES1 (3 << 4) /* Reserved, RES1 */ 32 #define SCR_EL3_NS_EN (1 << 0) /* EL0 and EL1 in Non-scure state */ 33 34 /* 35 * SPSR_EL3/SPSR_EL2 bits definitions 36 */ 37 #define SPSR_EL_END_LE (0 << 9) /* Exception Little-endian */ 38 #define SPSR_EL_DEBUG_MASK (1 << 9) /* Debug exception masked */ 39 #define SPSR_EL_ASYN_MASK (1 << 8) /* Asynchronous data abort masked */ 40 #define SPSR_EL_SERR_MASK (1 << 8) /* System Error exception masked */ 41 #define SPSR_EL_IRQ_MASK (1 << 7) /* IRQ exception masked */ 42 #define SPSR_EL_FIQ_MASK (1 << 6) /* FIQ exception masked */ 43 #define SPSR_EL_T_A32 (0 << 5) /* AArch32 instruction set A32 */ 44 #define SPSR_EL_M_AARCH64 (0 << 4) /* Exception taken from AArch64 */ 45 #define SPSR_EL_M_AARCH32 (1 << 4) /* Exception taken from AArch32 */ 46 #define SPSR_EL_M_SVC (0x3) /* Exception taken from SVC mode */ 47 #define SPSR_EL_M_HYP (0xa) /* Exception taken from HYP mode */ 48 #define SPSR_EL_M_EL1H (5) /* Exception taken from EL1h mode */ 49 #define SPSR_EL_M_EL2H (9) /* Exception taken from EL2h mode */ 50 51 /* 52 * CPTR_EL2 bits definitions 53 */ 54 #define CPTR_EL2_RES1 (3 << 12 | 0x3ff) /* Reserved, RES1 */ 55 56 /* 57 * SCTLR_EL2 bits definitions 58 */ 59 #define SCTLR_EL2_RES1 (3 << 28 | 3 << 22 | 1 << 18 | 1 << 16 |\ 60 1 << 11 | 3 << 4) /* Reserved, RES1 */ 61 #define SCTLR_EL2_EE_LE (0 << 25) /* Exception Little-endian */ 62 #define SCTLR_EL2_WXN_DIS (0 << 19) /* Write permission is not XN */ 63 #define SCTLR_EL2_ICACHE_DIS (0 << 12) /* Instruction cache disabled */ 64 #define SCTLR_EL2_SA_DIS (0 << 3) /* Stack Alignment Check disabled */ 65 #define SCTLR_EL2_DCACHE_DIS (0 << 2) /* Data cache disabled */ 66 #define SCTLR_EL2_ALIGN_DIS (0 << 1) /* Alignment check disabled */ 67 #define SCTLR_EL2_MMU_DIS (0) /* MMU disabled */ 68 69 /* 70 * CNTHCTL_EL2 bits definitions 71 */ 72 #define CNTHCTL_EL2_EL1PCEN_EN (1 << 1) /* Physical timer regs accessible */ 73 #define CNTHCTL_EL2_EL1PCTEN_EN (1 << 0) /* Physical counter accessible */ 74 75 /* 76 * HCR_EL2 bits definitions 77 */ 78 #define HCR_EL2_RW_AARCH64 (1 << 31) /* EL1 is AArch64 */ 79 #define HCR_EL2_RW_AARCH32 (0 << 31) /* Lower levels are AArch32 */ 80 #define HCR_EL2_HCD_DIS (1 << 29) /* Hypervisor Call disabled */ 81 82 /* 83 * CPACR_EL1 bits definitions 84 */ 85 #define CPACR_EL1_FPEN_EN (3 << 20) /* SIMD and FP instruction enabled */ 86 87 /* 88 * SCTLR_EL1 bits definitions 89 */ 90 #define SCTLR_EL1_RES1 (3 << 28 | 3 << 22 | 1 << 20 |\ 91 1 << 11) /* Reserved, RES1 */ 92 #define SCTLR_EL1_UCI_DIS (0 << 26) /* Cache instruction disabled */ 93 #define SCTLR_EL1_EE_LE (0 << 25) /* Exception Little-endian */ 94 #define SCTLR_EL1_WXN_DIS (0 << 19) /* Write permission is not XN */ 95 #define SCTLR_EL1_NTWE_DIS (0 << 18) /* WFE instruction disabled */ 96 #define SCTLR_EL1_NTWI_DIS (0 << 16) /* WFI instruction disabled */ 97 #define SCTLR_EL1_UCT_DIS (0 << 15) /* CTR_EL0 access disabled */ 98 #define SCTLR_EL1_DZE_DIS (0 << 14) /* DC ZVA instruction disabled */ 99 #define SCTLR_EL1_ICACHE_DIS (0 << 12) /* Instruction cache disabled */ 100 #define SCTLR_EL1_UMA_DIS (0 << 9) /* User Mask Access disabled */ 101 #define SCTLR_EL1_SED_EN (0 << 8) /* SETEND instruction enabled */ 102 #define SCTLR_EL1_ITD_EN (0 << 7) /* IT instruction enabled */ 103 #define SCTLR_EL1_CP15BEN_DIS (0 << 5) /* CP15 barrier operation disabled */ 104 #define SCTLR_EL1_SA0_DIS (0 << 4) /* Stack Alignment EL0 disabled */ 105 #define SCTLR_EL1_SA_DIS (0 << 3) /* Stack Alignment EL1 disabled */ 106 #define SCTLR_EL1_DCACHE_DIS (0 << 2) /* Data cache disabled */ 107 #define SCTLR_EL1_ALIGN_DIS (0 << 1) /* Alignment check disabled */ 108 #define SCTLR_EL1_MMU_DIS (0) /* MMU disabled */ 109 110 #ifndef __ASSEMBLY__ 111 112 u64 get_page_table_size(void); 113 #define PGTABLE_SIZE get_page_table_size() 114 115 /* 2MB granularity */ 116 #define MMU_SECTION_SHIFT 21 117 #define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT) 118 119 /* These constants need to be synced to the MT_ types in asm/armv8/mmu.h */ 120 enum dcache_option { 121 DCACHE_OFF = 0 << 2, 122 DCACHE_WRITETHROUGH = 3 << 2, 123 DCACHE_WRITEBACK = 4 << 2, 124 DCACHE_WRITEALLOC = 4 << 2, 125 }; 126 127 #define wfi() \ 128 ({asm volatile( \ 129 "wfi" : : : "memory"); \ 130 }) 131 132 static inline unsigned int current_el(void) 133 { 134 unsigned int el; 135 asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc"); 136 return el >> 2; 137 } 138 139 static inline unsigned int get_sctlr(void) 140 { 141 unsigned int el, val; 142 143 el = current_el(); 144 if (el == 1) 145 asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc"); 146 else if (el == 2) 147 asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc"); 148 else 149 asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc"); 150 151 return val; 152 } 153 154 static inline void set_sctlr(unsigned int val) 155 { 156 unsigned int el; 157 158 el = current_el(); 159 if (el == 1) 160 asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc"); 161 else if (el == 2) 162 asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc"); 163 else 164 asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc"); 165 166 asm volatile("isb"); 167 } 168 169 static inline unsigned long read_mpidr(void) 170 { 171 unsigned long val; 172 173 asm volatile("mrs %0, mpidr_el1" : "=r" (val)); 174 175 return val; 176 } 177 178 #define BSP_COREID 0 179 180 void __asm_flush_dcache_all(void); 181 void __asm_invalidate_dcache_all(void); 182 void __asm_flush_dcache_range(u64 start, u64 end); 183 void __asm_invalidate_tlb_all(void); 184 void __asm_invalidate_icache_all(void); 185 int __asm_invalidate_l3_dcache(void); 186 int __asm_flush_l3_dcache(void); 187 int __asm_invalidate_l3_icache(void); 188 void __asm_switch_ttbr(u64 new_ttbr); 189 190 /* 191 * Switch from EL3 to EL2 for ARMv8 192 * 193 * @args: For loading 64-bit OS, fdt address. 194 * For loading 32-bit OS, zero. 195 * @mach_nr: For loading 64-bit OS, zero. 196 * For loading 32-bit OS, machine nr 197 * @fdt_addr: For loading 64-bit OS, zero. 198 * For loading 32-bit OS, fdt address. 199 * @arg4: Input argument. 200 * @entry_point: kernel entry point 201 * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32 202 */ 203 void armv8_switch_to_el2(u64 args, u64 mach_nr, u64 fdt_addr, 204 u64 arg4, u64 entry_point, u64 es_flag); 205 /* 206 * Switch from EL2 to EL1 for ARMv8 207 * 208 * @args: For loading 64-bit OS, fdt address. 209 * For loading 32-bit OS, zero. 210 * @mach_nr: For loading 64-bit OS, zero. 211 * For loading 32-bit OS, machine nr 212 * @fdt_addr: For loading 64-bit OS, zero. 213 * For loading 32-bit OS, fdt address. 214 * @arg4: Input argument. 215 * @entry_point: kernel entry point 216 * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32 217 */ 218 void armv8_switch_to_el1(u64 args, u64 mach_nr, u64 fdt_addr, 219 u64 arg4, u64 entry_point, u64 es_flag); 220 void armv8_el2_to_aarch32(u64 args, u64 mach_nr, u64 fdt_addr, 221 u64 arg4, u64 entry_point); 222 void gic_init(void); 223 void gic_send_sgi(unsigned long sgino); 224 void wait_for_wakeup(void); 225 void protect_secure_region(void); 226 void smp_kick_all_cpus(void); 227 228 void flush_l3_cache(void); 229 void mmu_change_region_attr(phys_addr_t start, size_t size, u64 attrs); 230 231 /* 232 *Issue a secure monitor call in accordance with ARM "SMC Calling convention", 233 * DEN0028A 234 * 235 * @args: input and output arguments 236 * 237 */ 238 void smc_call(struct pt_regs *args); 239 240 void __noreturn psci_system_reset(void); 241 void __noreturn psci_system_off(void); 242 243 #ifdef CONFIG_ARMV8_PSCI 244 extern char __secure_start[]; 245 extern char __secure_end[]; 246 extern char __secure_stack_start[]; 247 extern char __secure_stack_end[]; 248 249 void armv8_setup_psci(void); 250 void psci_setup_vectors(void); 251 void psci_arch_init(void); 252 #endif 253 254 #endif /* __ASSEMBLY__ */ 255 256 #else /* CONFIG_ARM64 */ 257 258 #ifdef __KERNEL__ 259 260 #define CPU_ARCH_UNKNOWN 0 261 #define CPU_ARCH_ARMv3 1 262 #define CPU_ARCH_ARMv4 2 263 #define CPU_ARCH_ARMv4T 3 264 #define CPU_ARCH_ARMv5 4 265 #define CPU_ARCH_ARMv5T 5 266 #define CPU_ARCH_ARMv5TE 6 267 #define CPU_ARCH_ARMv5TEJ 7 268 #define CPU_ARCH_ARMv6 8 269 #define CPU_ARCH_ARMv7 9 270 271 /* 272 * CR1 bits (CP#15 CR1) 273 */ 274 #define CR_M (1 << 0) /* MMU enable */ 275 #define CR_A (1 << 1) /* Alignment abort enable */ 276 #define CR_C (1 << 2) /* Dcache enable */ 277 #define CR_W (1 << 3) /* Write buffer enable */ 278 #define CR_P (1 << 4) /* 32-bit exception handler */ 279 #define CR_D (1 << 5) /* 32-bit data address range */ 280 #define CR_L (1 << 6) /* Implementation defined */ 281 #define CR_B (1 << 7) /* Big endian */ 282 #define CR_S (1 << 8) /* System MMU protection */ 283 #define CR_R (1 << 9) /* ROM MMU protection */ 284 #define CR_F (1 << 10) /* Implementation defined */ 285 #define CR_Z (1 << 11) /* Implementation defined */ 286 #define CR_I (1 << 12) /* Icache enable */ 287 #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 288 #define CR_RR (1 << 14) /* Round Robin cache replacement */ 289 #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 290 #define CR_DT (1 << 16) 291 #define CR_IT (1 << 18) 292 #define CR_ST (1 << 19) 293 #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 294 #define CR_U (1 << 22) /* Unaligned access operation */ 295 #define CR_XP (1 << 23) /* Extended page tables */ 296 #define CR_VE (1 << 24) /* Vectored interrupts */ 297 #define CR_EE (1 << 25) /* Exception (Big) Endian */ 298 #define CR_TRE (1 << 28) /* TEX remap enable */ 299 #define CR_AFE (1 << 29) /* Access flag enable */ 300 #define CR_TE (1 << 30) /* Thumb exception enable */ 301 302 #if defined(CONFIG_ARMV7_LPAE) && !defined(PGTABLE_SIZE) 303 #define PGTABLE_SIZE (4096 * 5) 304 #elif !defined(PGTABLE_SIZE) 305 #define PGTABLE_SIZE (4096 * 4) 306 #endif 307 308 /* 309 * This is used to ensure the compiler did actually allocate the register we 310 * asked it for some inline assembly sequences. Apparently we can't trust 311 * the compiler from one version to another so a bit of paranoia won't hurt. 312 * This string is meant to be concatenated with the inline asm string and 313 * will cause compilation to stop on mismatch. 314 * (for details, see gcc PR 15089) 315 */ 316 #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 317 318 #ifndef __ASSEMBLY__ 319 320 /** 321 * save_boot_params() - Save boot parameters before starting reset sequence 322 * 323 * If you provide this function it will be called immediately U-Boot starts, 324 * both for SPL and U-Boot proper. 325 * 326 * All registers are unchanged from U-Boot entry. No registers need be 327 * preserved. 328 * 329 * This is not a normal C function. There is no stack. Return by branching to 330 * save_boot_params_ret. 331 * 332 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3); 333 */ 334 335 /** 336 * save_boot_params_ret() - Return from save_boot_params() 337 * 338 * If you provide save_boot_params(), then you should jump back to this 339 * function when done. Try to preserve all registers. 340 * 341 * If your implementation of save_boot_params() is in C then it is acceptable 342 * to simply call save_boot_params_ret() at the end of your function. Since 343 * there is no link register set up, you cannot just exit the function. U-Boot 344 * will return to the (initialised) value of lr, and likely crash/hang. 345 * 346 * If your implementation of save_boot_params() is in assembler then you 347 * should use 'b' or 'bx' to return to save_boot_params_ret. 348 */ 349 void save_boot_params_ret(void); 350 351 #ifdef CONFIG_ARMV7_LPAE 352 void switch_to_hypervisor_ret(void); 353 #endif 354 355 #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 356 357 #ifdef __ARM_ARCH_7A__ 358 #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 359 #else 360 #define wfi() 361 #endif 362 363 static inline unsigned long get_cpsr(void) 364 { 365 unsigned long cpsr; 366 367 asm volatile("mrs %0, cpsr" : "=r"(cpsr): ); 368 return cpsr; 369 } 370 371 static inline int is_hyp(void) 372 { 373 #ifdef CONFIG_ARMV7_LPAE 374 /* HYP mode requires LPAE ... */ 375 return ((get_cpsr() & 0x1f) == 0x1a); 376 #else 377 /* ... so without LPAE support we can optimize all hyp code away */ 378 return 0; 379 #endif 380 } 381 382 static inline unsigned int get_cr(void) 383 { 384 unsigned int val; 385 386 if (is_hyp()) 387 asm volatile("mrc p15, 4, %0, c1, c0, 0 @ get CR" : "=r" (val) 388 : 389 : "cc"); 390 else 391 asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) 392 : 393 : "cc"); 394 return val; 395 } 396 397 static inline void set_cr(unsigned int val) 398 { 399 if (is_hyp()) 400 asm volatile("mcr p15, 4, %0, c1, c0, 0 @ set CR" : 401 : "r" (val) 402 : "cc"); 403 else 404 asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" : 405 : "r" (val) 406 : "cc"); 407 isb(); 408 } 409 410 static inline unsigned int get_dacr(void) 411 { 412 unsigned int val; 413 asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 414 return val; 415 } 416 417 static inline void set_dacr(unsigned int val) 418 { 419 asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 420 : : "r" (val) : "cc"); 421 isb(); 422 } 423 424 #ifdef CONFIG_ARMV7_LPAE 425 /* Long-Descriptor Translation Table Level 1/2 Bits */ 426 #define TTB_SECT_XN_MASK (1ULL << 54) 427 #define TTB_SECT_NG_MASK (1 << 11) 428 #define TTB_SECT_AF (1 << 10) 429 #define TTB_SECT_SH_MASK (3 << 8) 430 #define TTB_SECT_NS_MASK (1 << 5) 431 #define TTB_SECT_AP (1 << 6) 432 /* Note: TTB AP bits are set elsewhere */ 433 #define TTB_SECT_MAIR(x) ((x & 0x7) << 2) /* Index into MAIR */ 434 #define TTB_SECT (1 << 0) 435 #define TTB_PAGETABLE (3 << 0) 436 437 /* TTBCR flags */ 438 #define TTBCR_EAE (1 << 31) 439 #define TTBCR_T0SZ(x) ((x) << 0) 440 #define TTBCR_T1SZ(x) ((x) << 16) 441 #define TTBCR_USING_TTBR0 (TTBCR_T0SZ(0) | TTBCR_T1SZ(0)) 442 #define TTBCR_IRGN0_NC (0 << 8) 443 #define TTBCR_IRGN0_WBWA (1 << 8) 444 #define TTBCR_IRGN0_WT (2 << 8) 445 #define TTBCR_IRGN0_WBNWA (3 << 8) 446 #define TTBCR_IRGN0_MASK (3 << 8) 447 #define TTBCR_ORGN0_NC (0 << 10) 448 #define TTBCR_ORGN0_WBWA (1 << 10) 449 #define TTBCR_ORGN0_WT (2 << 10) 450 #define TTBCR_ORGN0_WBNWA (3 << 10) 451 #define TTBCR_ORGN0_MASK (3 << 10) 452 #define TTBCR_SHARED_NON (0 << 12) 453 #define TTBCR_SHARED_OUTER (2 << 12) 454 #define TTBCR_SHARED_INNER (3 << 12) 455 #define TTBCR_EPD0 (0 << 7) 456 457 /* 458 * Memory types 459 */ 460 #define MEMORY_ATTRIBUTES ((0x00 << (0 * 8)) | (0x88 << (1 * 8)) | \ 461 (0xcc << (2 * 8)) | (0xff << (3 * 8))) 462 463 /* options available for data cache on each page */ 464 enum dcache_option { 465 DCACHE_OFF = TTB_SECT | TTB_SECT_MAIR(0) | TTB_SECT_XN_MASK, 466 DCACHE_WRITETHROUGH = TTB_SECT | TTB_SECT_MAIR(1), 467 DCACHE_WRITEBACK = TTB_SECT | TTB_SECT_MAIR(2), 468 DCACHE_WRITEALLOC = TTB_SECT | TTB_SECT_MAIR(3), 469 }; 470 #elif defined(CONFIG_CPU_V7) 471 /* Short-Descriptor Translation Table Level 1 Bits */ 472 #define TTB_SECT_NS_MASK (1 << 19) 473 #define TTB_SECT_NG_MASK (1 << 17) 474 #define TTB_SECT_S_MASK (1 << 16) 475 /* Note: TTB AP bits are set elsewhere */ 476 #define TTB_SECT_AP (3 << 10) 477 #define TTB_SECT_TEX(x) ((x & 0x7) << 12) 478 #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5) 479 #define TTB_SECT_XN_MASK (1 << 4) 480 #define TTB_SECT_C_MASK (1 << 3) 481 #define TTB_SECT_B_MASK (1 << 2) 482 #define TTB_SECT (2 << 0) 483 484 /* options available for data cache on each page */ 485 enum dcache_option { 486 DCACHE_OFF = TTB_SECT_DOMAIN(0) | TTB_SECT_XN_MASK | TTB_SECT, 487 DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK, 488 DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK, 489 DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1), 490 }; 491 #else 492 #define TTB_SECT_AP (3 << 10) 493 /* options available for data cache on each page */ 494 enum dcache_option { 495 DCACHE_OFF = 0x12, 496 DCACHE_WRITETHROUGH = 0x1a, 497 DCACHE_WRITEBACK = 0x1e, 498 DCACHE_WRITEALLOC = 0x16, 499 }; 500 #endif 501 502 /* Size of an MMU section */ 503 enum { 504 #ifdef CONFIG_ARMV7_LPAE 505 MMU_SECTION_SHIFT = 21, /* 2MB */ 506 #else 507 MMU_SECTION_SHIFT = 20, /* 1MB */ 508 #endif 509 MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 510 }; 511 512 #ifdef CONFIG_CPU_V7 513 /* TTBR0 bits */ 514 #define TTBR0_BASE_ADDR_MASK 0xFFFFC000 515 #define TTBR0_RGN_NC (0 << 3) 516 #define TTBR0_RGN_WBWA (1 << 3) 517 #define TTBR0_RGN_WT (2 << 3) 518 #define TTBR0_RGN_WB (3 << 3) 519 /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */ 520 #define TTBR0_IRGN_NC (0 << 0 | 0 << 6) 521 #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6) 522 #define TTBR0_IRGN_WT (1 << 0 | 0 << 6) 523 #define TTBR0_IRGN_WB (1 << 0 | 1 << 6) 524 #endif 525 526 /** 527 * Register an update to the page tables, and flush the TLB 528 * 529 * \param start start address of update in page table 530 * \param stop stop address of update in page table 531 */ 532 void mmu_page_table_flush(unsigned long start, unsigned long stop); 533 534 #endif /* __ASSEMBLY__ */ 535 536 #define arch_align_stack(x) (x) 537 538 #endif /* __KERNEL__ */ 539 540 #endif /* CONFIG_ARM64 */ 541 542 #ifndef __ASSEMBLY__ 543 /** 544 * Change the cache settings for a region. 545 * 546 * \param start start address of memory region to change 547 * \param size size of memory region to change 548 * \param option dcache option to select 549 */ 550 void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, 551 enum dcache_option option); 552 553 #ifdef CONFIG_SYS_NONCACHED_MEMORY 554 void noncached_init(void); 555 phys_addr_t noncached_alloc(size_t size, size_t align); 556 #endif /* CONFIG_SYS_NONCACHED_MEMORY */ 557 558 #endif /* __ASSEMBLY__ */ 559 560 #endif 561