1 /* 2 * (C) Copyright 2010 3 * Texas Instruments, <www.ti.com> 4 * 5 * Aneesh V <aneesh@ti.com> 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 #ifndef _OMAP_COMMON_H_ 10 #define _OMAP_COMMON_H_ 11 12 #ifndef __ASSEMBLY__ 13 14 #include <common.h> 15 16 #define NUM_SYS_CLKS 7 17 18 struct prcm_regs { 19 /* cm1.ckgen */ 20 u32 cm_clksel_core; 21 u32 cm_clksel_abe; 22 u32 cm_dll_ctrl; 23 u32 cm_clkmode_dpll_core; 24 u32 cm_idlest_dpll_core; 25 u32 cm_autoidle_dpll_core; 26 u32 cm_clksel_dpll_core; 27 u32 cm_div_m2_dpll_core; 28 u32 cm_div_m3_dpll_core; 29 u32 cm_div_h11_dpll_core; 30 u32 cm_div_h12_dpll_core; 31 u32 cm_div_h13_dpll_core; 32 u32 cm_div_h14_dpll_core; 33 u32 cm_div_h21_dpll_core; 34 u32 cm_div_h24_dpll_core; 35 u32 cm_ssc_deltamstep_dpll_core; 36 u32 cm_ssc_modfreqdiv_dpll_core; 37 u32 cm_emu_override_dpll_core; 38 u32 cm_div_h22_dpllcore; 39 u32 cm_div_h23_dpll_core; 40 u32 cm_clkmode_dpll_mpu; 41 u32 cm_idlest_dpll_mpu; 42 u32 cm_autoidle_dpll_mpu; 43 u32 cm_clksel_dpll_mpu; 44 u32 cm_div_m2_dpll_mpu; 45 u32 cm_ssc_deltamstep_dpll_mpu; 46 u32 cm_ssc_modfreqdiv_dpll_mpu; 47 u32 cm_bypclk_dpll_mpu; 48 u32 cm_clkmode_dpll_iva; 49 u32 cm_idlest_dpll_iva; 50 u32 cm_autoidle_dpll_iva; 51 u32 cm_clksel_dpll_iva; 52 u32 cm_div_h11_dpll_iva; 53 u32 cm_div_h12_dpll_iva; 54 u32 cm_ssc_deltamstep_dpll_iva; 55 u32 cm_ssc_modfreqdiv_dpll_iva; 56 u32 cm_bypclk_dpll_iva; 57 u32 cm_clkmode_dpll_abe; 58 u32 cm_idlest_dpll_abe; 59 u32 cm_autoidle_dpll_abe; 60 u32 cm_clksel_dpll_abe; 61 u32 cm_div_m2_dpll_abe; 62 u32 cm_div_m3_dpll_abe; 63 u32 cm_ssc_deltamstep_dpll_abe; 64 u32 cm_ssc_modfreqdiv_dpll_abe; 65 u32 cm_clkmode_dpll_ddrphy; 66 u32 cm_idlest_dpll_ddrphy; 67 u32 cm_autoidle_dpll_ddrphy; 68 u32 cm_clksel_dpll_ddrphy; 69 u32 cm_div_m2_dpll_ddrphy; 70 u32 cm_div_h11_dpll_ddrphy; 71 u32 cm_div_h12_dpll_ddrphy; 72 u32 cm_div_h13_dpll_ddrphy; 73 u32 cm_ssc_deltamstep_dpll_ddrphy; 74 u32 cm_clkmode_dpll_dsp; 75 u32 cm_shadow_freq_config1; 76 u32 cm_clkmode_dpll_gmac; 77 u32 cm_mpu_mpu_clkctrl; 78 79 /* cm1.dsp */ 80 u32 cm_dsp_clkstctrl; 81 u32 cm_dsp_dsp_clkctrl; 82 83 /* cm1.abe */ 84 u32 cm1_abe_clkstctrl; 85 u32 cm1_abe_l4abe_clkctrl; 86 u32 cm1_abe_aess_clkctrl; 87 u32 cm1_abe_pdm_clkctrl; 88 u32 cm1_abe_dmic_clkctrl; 89 u32 cm1_abe_mcasp_clkctrl; 90 u32 cm1_abe_mcbsp1_clkctrl; 91 u32 cm1_abe_mcbsp2_clkctrl; 92 u32 cm1_abe_mcbsp3_clkctrl; 93 u32 cm1_abe_slimbus_clkctrl; 94 u32 cm1_abe_timer5_clkctrl; 95 u32 cm1_abe_timer6_clkctrl; 96 u32 cm1_abe_timer7_clkctrl; 97 u32 cm1_abe_timer8_clkctrl; 98 u32 cm1_abe_wdt3_clkctrl; 99 100 /* cm2.ckgen */ 101 u32 cm_clksel_mpu_m3_iss_root; 102 u32 cm_clksel_usb_60mhz; 103 u32 cm_scale_fclk; 104 u32 cm_core_dvfs_perf1; 105 u32 cm_core_dvfs_perf2; 106 u32 cm_core_dvfs_perf3; 107 u32 cm_core_dvfs_perf4; 108 u32 cm_core_dvfs_current; 109 u32 cm_iva_dvfs_perf_tesla; 110 u32 cm_iva_dvfs_perf_ivahd; 111 u32 cm_iva_dvfs_perf_abe; 112 u32 cm_iva_dvfs_current; 113 u32 cm_clkmode_dpll_per; 114 u32 cm_idlest_dpll_per; 115 u32 cm_autoidle_dpll_per; 116 u32 cm_clksel_dpll_per; 117 u32 cm_div_m2_dpll_per; 118 u32 cm_div_m3_dpll_per; 119 u32 cm_div_h11_dpll_per; 120 u32 cm_div_h12_dpll_per; 121 u32 cm_div_h13_dpll_per; 122 u32 cm_div_h14_dpll_per; 123 u32 cm_ssc_deltamstep_dpll_per; 124 u32 cm_ssc_modfreqdiv_dpll_per; 125 u32 cm_emu_override_dpll_per; 126 u32 cm_clkmode_dpll_usb; 127 u32 cm_idlest_dpll_usb; 128 u32 cm_autoidle_dpll_usb; 129 u32 cm_clksel_dpll_usb; 130 u32 cm_div_m2_dpll_usb; 131 u32 cm_ssc_deltamstep_dpll_usb; 132 u32 cm_ssc_modfreqdiv_dpll_usb; 133 u32 cm_clkdcoldo_dpll_usb; 134 u32 cm_clkmode_dpll_pcie_ref; 135 u32 cm_clkmode_apll_pcie; 136 u32 cm_idlest_apll_pcie; 137 u32 cm_div_m2_apll_pcie; 138 u32 cm_clkvcoldo_apll_pcie; 139 u32 cm_clkmode_dpll_unipro; 140 u32 cm_idlest_dpll_unipro; 141 u32 cm_autoidle_dpll_unipro; 142 u32 cm_clksel_dpll_unipro; 143 u32 cm_div_m2_dpll_unipro; 144 u32 cm_ssc_deltamstep_dpll_unipro; 145 u32 cm_ssc_modfreqdiv_dpll_unipro; 146 u32 cm_coreaon_usb_phy1_core_clkctrl; 147 u32 cm_coreaon_usb_phy2_core_clkctrl; 148 149 /* cm2.core */ 150 u32 cm_coreaon_bandgap_clkctrl; 151 u32 cm_coreaon_io_srcomp_clkctrl; 152 u32 cm_l3_1_clkstctrl; 153 u32 cm_l3_1_dynamicdep; 154 u32 cm_l3_1_l3_1_clkctrl; 155 u32 cm_l3_2_clkstctrl; 156 u32 cm_l3_2_dynamicdep; 157 u32 cm_l3_2_l3_2_clkctrl; 158 u32 cm_l3_gpmc_clkctrl; 159 u32 cm_l3_2_ocmc_ram_clkctrl; 160 u32 cm_mpu_m3_clkstctrl; 161 u32 cm_mpu_m3_staticdep; 162 u32 cm_mpu_m3_dynamicdep; 163 u32 cm_mpu_m3_mpu_m3_clkctrl; 164 u32 cm_sdma_clkstctrl; 165 u32 cm_sdma_staticdep; 166 u32 cm_sdma_dynamicdep; 167 u32 cm_sdma_sdma_clkctrl; 168 u32 cm_memif_clkstctrl; 169 u32 cm_memif_dmm_clkctrl; 170 u32 cm_memif_emif_fw_clkctrl; 171 u32 cm_memif_emif_1_clkctrl; 172 u32 cm_memif_emif_2_clkctrl; 173 u32 cm_memif_dll_clkctrl; 174 u32 cm_memif_emif_h1_clkctrl; 175 u32 cm_memif_emif_h2_clkctrl; 176 u32 cm_memif_dll_h_clkctrl; 177 u32 cm_c2c_clkstctrl; 178 u32 cm_c2c_staticdep; 179 u32 cm_c2c_dynamicdep; 180 u32 cm_c2c_sad2d_clkctrl; 181 u32 cm_c2c_modem_icr_clkctrl; 182 u32 cm_c2c_sad2d_fw_clkctrl; 183 u32 cm_l4cfg_clkstctrl; 184 u32 cm_l4cfg_dynamicdep; 185 u32 cm_l4cfg_l4_cfg_clkctrl; 186 u32 cm_l4cfg_hw_sem_clkctrl; 187 u32 cm_l4cfg_mailbox_clkctrl; 188 u32 cm_l4cfg_sar_rom_clkctrl; 189 u32 cm_l3instr_clkstctrl; 190 u32 cm_l3instr_l3_3_clkctrl; 191 u32 cm_l3instr_l3_instr_clkctrl; 192 u32 cm_l3instr_intrconn_wp1_clkctrl; 193 194 /* cm2.ivahd */ 195 u32 cm_ivahd_clkstctrl; 196 u32 cm_ivahd_ivahd_clkctrl; 197 u32 cm_ivahd_sl2_clkctrl; 198 199 /* cm2.cam */ 200 u32 cm_cam_clkstctrl; 201 u32 cm_cam_iss_clkctrl; 202 u32 cm_cam_fdif_clkctrl; 203 u32 cm_cam_vip1_clkctrl; 204 u32 cm_cam_vip2_clkctrl; 205 u32 cm_cam_vip3_clkctrl; 206 u32 cm_cam_lvdsrx_clkctrl; 207 u32 cm_cam_csi1_clkctrl; 208 u32 cm_cam_csi2_clkctrl; 209 210 /* cm2.dss */ 211 u32 cm_dss_clkstctrl; 212 u32 cm_dss_dss_clkctrl; 213 214 /* cm2.sgx */ 215 u32 cm_sgx_clkstctrl; 216 u32 cm_sgx_sgx_clkctrl; 217 218 /* cm2.l3init */ 219 u32 cm_l3init_clkstctrl; 220 221 /* cm2.l3init */ 222 u32 cm_l3init_hsmmc1_clkctrl; 223 u32 cm_l3init_hsmmc2_clkctrl; 224 u32 cm_l3init_hsi_clkctrl; 225 u32 cm_l3init_hsusbhost_clkctrl; 226 u32 cm_l3init_hsusbotg_clkctrl; 227 u32 cm_l3init_hsusbtll_clkctrl; 228 u32 cm_l3init_p1500_clkctrl; 229 u32 cm_l3init_sata_clkctrl; 230 u32 cm_l3init_fsusb_clkctrl; 231 u32 cm_l3init_ocp2scp1_clkctrl; 232 u32 cm_l3init_ocp2scp3_clkctrl; 233 u32 cm_l3init_usb_otg_ss1_clkctrl; 234 235 u32 prm_irqstatus_mpu_2; 236 237 /* cm2.l4per */ 238 u32 cm_l4per_clkstctrl; 239 u32 cm_l4per_dynamicdep; 240 u32 cm_l4per_adc_clkctrl; 241 u32 cm_l4per_gptimer10_clkctrl; 242 u32 cm_l4per_gptimer11_clkctrl; 243 u32 cm_l4per_gptimer2_clkctrl; 244 u32 cm_l4per_gptimer3_clkctrl; 245 u32 cm_l4per_gptimer4_clkctrl; 246 u32 cm_l4per_gptimer9_clkctrl; 247 u32 cm_l4per_elm_clkctrl; 248 u32 cm_l4per_gpio2_clkctrl; 249 u32 cm_l4per_gpio3_clkctrl; 250 u32 cm_l4per_gpio4_clkctrl; 251 u32 cm_l4per_gpio5_clkctrl; 252 u32 cm_l4per_gpio6_clkctrl; 253 u32 cm_l4per_hdq1w_clkctrl; 254 u32 cm_l4per_hecc1_clkctrl; 255 u32 cm_l4per_hecc2_clkctrl; 256 u32 cm_l4per_i2c1_clkctrl; 257 u32 cm_l4per_i2c2_clkctrl; 258 u32 cm_l4per_i2c3_clkctrl; 259 u32 cm_l4per_i2c4_clkctrl; 260 u32 cm_l4per_l4per_clkctrl; 261 u32 cm_l4per_mcasp2_clkctrl; 262 u32 cm_l4per_mcasp3_clkctrl; 263 u32 cm_l4per_mgate_clkctrl; 264 u32 cm_l4per_mcspi1_clkctrl; 265 u32 cm_l4per_mcspi2_clkctrl; 266 u32 cm_l4per_mcspi3_clkctrl; 267 u32 cm_l4per_mcspi4_clkctrl; 268 u32 cm_l4per_gpio7_clkctrl; 269 u32 cm_l4per_gpio8_clkctrl; 270 u32 cm_l4per_mmcsd3_clkctrl; 271 u32 cm_l4per_mmcsd4_clkctrl; 272 u32 cm_l4per_msprohg_clkctrl; 273 u32 cm_l4per_slimbus2_clkctrl; 274 u32 cm_l4per_qspi_clkctrl; 275 u32 cm_l4per_uart1_clkctrl; 276 u32 cm_l4per_uart2_clkctrl; 277 u32 cm_l4per_uart3_clkctrl; 278 u32 cm_l4per_uart4_clkctrl; 279 u32 cm_l4per_mmcsd5_clkctrl; 280 u32 cm_l4per_i2c5_clkctrl; 281 u32 cm_l4per_uart5_clkctrl; 282 u32 cm_l4per_uart6_clkctrl; 283 u32 cm_l4sec_clkstctrl; 284 u32 cm_l4sec_staticdep; 285 u32 cm_l4sec_dynamicdep; 286 u32 cm_l4sec_aes1_clkctrl; 287 u32 cm_l4sec_aes2_clkctrl; 288 u32 cm_l4sec_des3des_clkctrl; 289 u32 cm_l4sec_pkaeip29_clkctrl; 290 u32 cm_l4sec_rng_clkctrl; 291 u32 cm_l4sec_sha2md51_clkctrl; 292 u32 cm_l4sec_cryptodma_clkctrl; 293 294 /* l4 wkup regs */ 295 u32 cm_abe_pll_ref_clksel; 296 u32 cm_sys_clksel; 297 u32 cm_abe_pll_sys_clksel; 298 u32 cm_wkup_clkstctrl; 299 u32 cm_wkup_l4wkup_clkctrl; 300 u32 cm_wkup_wdtimer1_clkctrl; 301 u32 cm_wkup_wdtimer2_clkctrl; 302 u32 cm_wkup_gpio1_clkctrl; 303 u32 cm_wkup_gptimer1_clkctrl; 304 u32 cm_wkup_gptimer12_clkctrl; 305 u32 cm_wkup_synctimer_clkctrl; 306 u32 cm_wkup_usim_clkctrl; 307 u32 cm_wkup_sarram_clkctrl; 308 u32 cm_wkup_keyboard_clkctrl; 309 u32 cm_wkup_rtc_clkctrl; 310 u32 cm_wkup_bandgap_clkctrl; 311 u32 cm_wkupaon_scrm_clkctrl; 312 u32 cm_wkupaon_io_srcomp_clkctrl; 313 u32 prm_rstctrl; 314 u32 prm_rstst; 315 u32 prm_rsttime; 316 u32 prm_io_pmctrl; 317 u32 prm_vc_val_bypass; 318 u32 prm_vc_cfg_i2c_mode; 319 u32 prm_vc_cfg_i2c_clk; 320 u32 prm_abbldo_mpu_setup; 321 u32 prm_abbldo_mpu_ctrl; 322 323 u32 cm_div_m4_dpll_core; 324 u32 cm_div_m5_dpll_core; 325 u32 cm_div_m6_dpll_core; 326 u32 cm_div_m7_dpll_core; 327 u32 cm_div_m4_dpll_iva; 328 u32 cm_div_m5_dpll_iva; 329 u32 cm_div_m4_dpll_ddrphy; 330 u32 cm_div_m5_dpll_ddrphy; 331 u32 cm_div_m6_dpll_ddrphy; 332 u32 cm_div_m4_dpll_per; 333 u32 cm_div_m5_dpll_per; 334 u32 cm_div_m6_dpll_per; 335 u32 cm_div_m7_dpll_per; 336 u32 cm_l3instr_intrconn_wp1_clkct; 337 u32 cm_l3init_usbphy_clkctrl; 338 u32 cm_l4per_mcbsp4_clkctrl; 339 u32 prm_vc_cfg_channel; 340 341 /* SCRM stuff, used by some boards */ 342 u32 scrm_auxclk0; 343 u32 scrm_auxclk1; 344 345 /* GMAC Clk Ctrl */ 346 u32 cm_gmac_gmac_clkctrl; 347 u32 cm_gmac_clkstctrl; 348 349 /* IPU */ 350 u32 cm_ipu_clkstctrl; 351 u32 cm_ipu_i2c5_clkctrl; 352 }; 353 354 struct omap_sys_ctrl_regs { 355 u32 control_status; 356 u32 control_core_mac_id_0_lo; 357 u32 control_core_mac_id_0_hi; 358 u32 control_core_mac_id_1_lo; 359 u32 control_core_mac_id_1_hi; 360 u32 control_std_fuse_opp_vdd_mpu_2; 361 u32 control_phy_power_usb; 362 u32 control_core_mmr_lock1; 363 u32 control_core_mmr_lock2; 364 u32 control_core_mmr_lock3; 365 u32 control_core_mmr_lock4; 366 u32 control_core_mmr_lock5; 367 u32 control_core_control_io1; 368 u32 control_core_control_io2; 369 u32 control_id_code; 370 u32 control_std_fuse_die_id_0; 371 u32 control_std_fuse_die_id_1; 372 u32 control_std_fuse_die_id_2; 373 u32 control_std_fuse_die_id_3; 374 u32 control_std_fuse_opp_bgap; 375 u32 control_ldosram_iva_voltage_ctrl; 376 u32 control_ldosram_mpu_voltage_ctrl; 377 u32 control_ldosram_core_voltage_ctrl; 378 u32 control_usbotghs_ctrl; 379 u32 control_phy_power_sata; 380 u32 control_padconf_core_base; 381 u32 control_paconf_global; 382 u32 control_paconf_mode; 383 u32 control_smart1io_padconf_0; 384 u32 control_smart1io_padconf_1; 385 u32 control_smart1io_padconf_2; 386 u32 control_smart2io_padconf_0; 387 u32 control_smart2io_padconf_1; 388 u32 control_smart2io_padconf_2; 389 u32 control_smart3io_padconf_0; 390 u32 control_smart3io_padconf_1; 391 u32 control_pbias; 392 u32 control_i2c_0; 393 u32 control_camera_rx; 394 u32 control_hdmi_tx_phy; 395 u32 control_uniportm; 396 u32 control_dsiphy; 397 u32 control_mcbsplp; 398 u32 control_usb2phycore; 399 u32 control_hdmi_1; 400 u32 control_hsi; 401 u32 control_ddr3ch1_0; 402 u32 control_ddr3ch2_0; 403 u32 control_ddrch1_0; 404 u32 control_ddrch1_1; 405 u32 control_ddrch2_0; 406 u32 control_ddrch2_1; 407 u32 control_lpddr2ch1_0; 408 u32 control_lpddr2ch1_1; 409 u32 control_ddrio_0; 410 u32 control_ddrio_1; 411 u32 control_ddrio_2; 412 u32 control_ddr_control_ext_0; 413 u32 control_lpddr2io1_0; 414 u32 control_lpddr2io1_1; 415 u32 control_lpddr2io1_2; 416 u32 control_lpddr2io1_3; 417 u32 control_lpddr2io2_0; 418 u32 control_lpddr2io2_1; 419 u32 control_lpddr2io2_2; 420 u32 control_lpddr2io2_3; 421 u32 control_hyst_1; 422 u32 control_usbb_hsic_control; 423 u32 control_c2c; 424 u32 control_core_control_spare_rw; 425 u32 control_core_control_spare_r; 426 u32 control_core_control_spare_r_c0; 427 u32 control_srcomp_north_side; 428 u32 control_srcomp_south_side; 429 u32 control_srcomp_east_side; 430 u32 control_srcomp_west_side; 431 u32 control_srcomp_code_latch; 432 u32 control_pbiaslite; 433 u32 control_port_emif1_sdram_config; 434 u32 control_port_emif1_lpddr2_nvm_config; 435 u32 control_port_emif2_sdram_config; 436 u32 control_emif1_sdram_config_ext; 437 u32 control_emif2_sdram_config_ext; 438 u32 control_wkup_ldovbb_mpu_voltage_ctrl; 439 u32 control_smart1nopmio_padconf_0; 440 u32 control_smart1nopmio_padconf_1; 441 u32 control_padconf_mode; 442 u32 control_xtal_oscillator; 443 u32 control_i2c_2; 444 u32 control_ckobuffer; 445 u32 control_wkup_control_spare_rw; 446 u32 control_wkup_control_spare_r; 447 u32 control_wkup_control_spare_r_c0; 448 u32 control_srcomp_east_side_wkup; 449 u32 control_efuse_1; 450 u32 control_efuse_2; 451 u32 control_efuse_3; 452 u32 control_efuse_4; 453 u32 control_efuse_5; 454 u32 control_efuse_6; 455 u32 control_efuse_7; 456 u32 control_efuse_8; 457 u32 control_efuse_9; 458 u32 control_efuse_10; 459 u32 control_efuse_11; 460 u32 control_efuse_12; 461 u32 control_efuse_13; 462 u32 control_padconf_wkup_base; 463 u32 iodelay_config_base; 464 u32 ctrl_core_sma_sw_0; 465 }; 466 467 struct dpll_params { 468 u32 m; 469 u32 n; 470 s8 m2; 471 s8 m3; 472 s8 m4_h11; 473 s8 m5_h12; 474 s8 m6_h13; 475 s8 m7_h14; 476 s8 h21; 477 s8 h22; 478 s8 h23; 479 s8 h24; 480 }; 481 482 struct dpll_regs { 483 u32 cm_clkmode_dpll; 484 u32 cm_idlest_dpll; 485 u32 cm_autoidle_dpll; 486 u32 cm_clksel_dpll; 487 u32 cm_div_m2_dpll; 488 u32 cm_div_m3_dpll; 489 u32 cm_div_m4_h11_dpll; 490 u32 cm_div_m5_h12_dpll; 491 u32 cm_div_m6_h13_dpll; 492 u32 cm_div_m7_h14_dpll; 493 u32 reserved[2]; 494 u32 cm_div_h21_dpll; 495 u32 cm_div_h22_dpll; 496 u32 cm_div_h23_dpll; 497 u32 cm_div_h24_dpll; 498 }; 499 500 struct dplls { 501 const struct dpll_params *mpu; 502 const struct dpll_params *core; 503 const struct dpll_params *per; 504 const struct dpll_params *abe; 505 const struct dpll_params *iva; 506 const struct dpll_params *usb; 507 const struct dpll_params *ddr; 508 const struct dpll_params *gmac; 509 }; 510 511 struct pmic_data { 512 u32 base_offset; 513 u32 step; 514 u32 start_code; 515 unsigned gpio; 516 int gpio_en; 517 u32 i2c_slave_addr; 518 void (*pmic_bus_init)(void); 519 int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data); 520 }; 521 522 /** 523 * struct volts_efuse_data - efuse definition for voltage 524 * @reg: register address for efuse 525 * @reg_bits: Number of bits in a register address, mandatory. 526 */ 527 struct volts_efuse_data { 528 u32 reg; 529 u8 reg_bits; 530 }; 531 532 struct volts { 533 u32 value; 534 u32 addr; 535 struct volts_efuse_data efuse; 536 struct pmic_data *pmic; 537 }; 538 539 struct vcores_data { 540 struct volts mpu; 541 struct volts core; 542 struct volts mm; 543 struct volts gpu; 544 struct volts eve; 545 struct volts iva; 546 }; 547 548 extern struct prcm_regs const **prcm; 549 extern struct prcm_regs const omap5_es1_prcm; 550 extern struct prcm_regs const omap5_es2_prcm; 551 extern struct prcm_regs const omap4_prcm; 552 extern struct prcm_regs const dra7xx_prcm; 553 extern struct dplls const **dplls_data; 554 extern struct dplls dra7xx_dplls; 555 extern struct vcores_data const **omap_vcores; 556 extern const u32 sys_clk_array[8]; 557 extern struct omap_sys_ctrl_regs const **ctrl; 558 extern struct omap_sys_ctrl_regs const omap4_ctrl; 559 extern struct omap_sys_ctrl_regs const omap5_ctrl; 560 extern struct omap_sys_ctrl_regs const dra7xx_ctrl; 561 562 extern struct pmic_data tps659038; 563 564 void hw_data_init(void); 565 566 const struct dpll_params *get_mpu_dpll_params(struct dplls const *); 567 const struct dpll_params *get_core_dpll_params(struct dplls const *); 568 const struct dpll_params *get_per_dpll_params(struct dplls const *); 569 const struct dpll_params *get_iva_dpll_params(struct dplls const *); 570 const struct dpll_params *get_usb_dpll_params(struct dplls const *); 571 const struct dpll_params *get_abe_dpll_params(struct dplls const *); 572 573 void do_enable_clocks(u32 const *clk_domains, 574 u32 const *clk_modules_hw_auto, 575 u32 const *clk_modules_explicit_en, 576 u8 wait_for_enable); 577 578 void setup_post_dividers(u32 const base, 579 const struct dpll_params *params); 580 u32 omap_ddr_clk(void); 581 u32 get_sys_clk_index(void); 582 void enable_basic_clocks(void); 583 void enable_basic_uboot_clocks(void); 584 void scale_vcores(struct vcores_data const *); 585 u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic); 586 void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic); 587 void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control, 588 u32 txdone, u32 txdone_mask, u32 opp); 589 s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb); 590 591 void usb_fake_mac_from_die_id(u32 *id); 592 void usb_set_serial_num_from_die_id(u32 *id); 593 void recalibrate_iodelay(void); 594 595 void omap_smc1(u32 service, u32 val); 596 597 /* ABB */ 598 #define OMAP_ABB_NOMINAL_OPP 0 599 #define OMAP_ABB_FAST_OPP 1 600 #define OMAP_ABB_SLOW_OPP 3 601 #define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK (0x1 << 0) 602 #define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK (0x1 << 1) 603 #define OMAP_ABB_CONTROL_OPP_CHANGE_MASK (0x1 << 2) 604 #define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK (0x1 << 6) 605 #define OMAP_ABB_SETUP_SR2EN_MASK (0x1 << 0) 606 #define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK (0x1 << 2) 607 #define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK (0x1 << 1) 608 #define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK (0xff << 8) 609 610 static inline u32 omap_revision(void) 611 { 612 extern u32 *const omap_si_rev; 613 return *omap_si_rev; 614 } 615 616 #define OMAP44xx 0x44000000 617 618 static inline u8 is_omap44xx(void) 619 { 620 extern u32 *const omap_si_rev; 621 return (*omap_si_rev & 0xFF000000) == OMAP44xx; 622 }; 623 624 #define OMAP54xx 0x54000000 625 626 static inline u8 is_omap54xx(void) 627 { 628 extern u32 *const omap_si_rev; 629 return ((*omap_si_rev & 0xFF000000) == OMAP54xx); 630 } 631 632 #define DRA7XX 0x07000000 633 #define DRA72X 0x07200000 634 635 static inline u8 is_dra7xx(void) 636 { 637 extern u32 *const omap_si_rev; 638 return ((*omap_si_rev & 0xFF000000) == DRA7XX); 639 } 640 641 static inline u8 is_dra72x(void) 642 { 643 extern u32 *const omap_si_rev; 644 return (*omap_si_rev & 0xFFF00000) == DRA72X; 645 } 646 #endif 647 648 /* 649 * silicon revisions. 650 * Moving this to common, so that most of code can be moved to common, 651 * directories. 652 */ 653 654 /* omap4 */ 655 #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF 656 #define OMAP4430_ES1_0 0x44300100 657 #define OMAP4430_ES2_0 0x44300200 658 #define OMAP4430_ES2_1 0x44300210 659 #define OMAP4430_ES2_2 0x44300220 660 #define OMAP4430_ES2_3 0x44300230 661 #define OMAP4460_ES1_0 0x44600100 662 #define OMAP4460_ES1_1 0x44600110 663 #define OMAP4470_ES1_0 0x44700100 664 665 /* omap5 */ 666 #define OMAP5430_SILICON_ID_INVALID 0 667 #define OMAP5430_ES1_0 0x54300100 668 #define OMAP5432_ES1_0 0x54320100 669 #define OMAP5430_ES2_0 0x54300200 670 #define OMAP5432_ES2_0 0x54320200 671 672 /* DRA7XX */ 673 #define DRA752_ES1_0 0x07520100 674 #define DRA752_ES1_1 0x07520110 675 #define DRA722_ES1_0 0x07220100 676 677 /* 678 * SRAM scratch space entries 679 */ 680 #define OMAP_SRAM_SCRATCH_OMAP_REV SRAM_SCRATCH_SPACE_ADDR 681 #define OMAP_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4) 682 #define OMAP_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC) 683 #define OMAP_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10) 684 #define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14) 685 #define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18) 686 #define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C) 687 #define OMAP_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20) 688 #define OMAP_SRAM_SCRATCH_BOOT_PARAMS (SRAM_SCRATCH_SPACE_ADDR + 0x24) 689 #define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x28) 690 691 #endif /* _OMAP_COMMON_H_ */ 692