183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2552a848eSStefano Babic /*
3552a848eSStefano Babic  * (C) Copyright 2009
4552a848eSStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
5552a848eSStefano Babic  */
6552a848eSStefano Babic 
7552a848eSStefano Babic #ifndef _SYS_PROTO_H_
8552a848eSStefano Babic #define _SYS_PROTO_H_
9552a848eSStefano Babic 
10552a848eSStefano Babic #include <asm/io.h>
11552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
12552a848eSStefano Babic #include <common.h>
13552a848eSStefano Babic #include "../arch-imx/cpu.h"
14552a848eSStefano Babic 
15552a848eSStefano Babic #define soc_rev() (get_cpu_rev() & 0xFF)
16552a848eSStefano Babic #define is_soc_rev(rev) (soc_rev() == rev)
17552a848eSStefano Babic 
18552a848eSStefano Babic /* returns MXC_CPU_ value */
19552a848eSStefano Babic #define cpu_type(rev) (((rev) >> 12) & 0xff)
20552a848eSStefano Babic #define soc_type(rev) (((rev) >> 12) & 0xf0)
21552a848eSStefano Babic /* both macros return/take MXC_CPU_ constants */
22552a848eSStefano Babic #define get_cpu_type() (cpu_type(get_cpu_rev()))
23552a848eSStefano Babic #define get_soc_type() (soc_type(get_cpu_rev()))
24552a848eSStefano Babic #define is_cpu_type(cpu) (get_cpu_type() == cpu)
25552a848eSStefano Babic #define is_soc_type(soc) (get_soc_type() == soc)
26552a848eSStefano Babic 
27552a848eSStefano Babic #define is_mx6() (is_soc_type(MXC_SOC_MX6))
28552a848eSStefano Babic #define is_mx7() (is_soc_type(MXC_SOC_MX7))
29cd357ad1SPeng Fan #define is_imx8m() (is_soc_type(MXC_SOC_IMX8M))
305710a48aSPeng Fan #define is_imx8() (is_soc_type(MXC_SOC_IMX8))
31552a848eSStefano Babic 
32552a848eSStefano Babic #define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
33552a848eSStefano Babic #define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
34552a848eSStefano Babic #define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
35552a848eSStefano Babic #define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
36552a848eSStefano Babic #define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
37552a848eSStefano Babic #define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
38552a848eSStefano Babic #define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
39552a848eSStefano Babic #define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
40552a848eSStefano Babic #define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL))
41552a848eSStefano Babic #define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
42552a848eSStefano Babic 
43552a848eSStefano Babic #define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
44552a848eSStefano Babic 
4514d4a3d2SPeng Fan #define is_imx8mq() (is_cpu_type(MXC_CPU_IMX8MQ))
465710a48aSPeng Fan #define is_imx8qxp() (is_cpu_type(MXC_CPU_IMX8QXP))
475710a48aSPeng Fan 
48552a848eSStefano Babic #ifdef CONFIG_MX6
49552a848eSStefano Babic #define IMX6_SRC_GPR10_BMODE		BIT(28)
50552a848eSStefano Babic 
51552a848eSStefano Babic #define IMX6_BMODE_MASK			GENMASK(7, 0)
52552a848eSStefano Babic #define	IMX6_BMODE_SHIFT		4
53552a848eSStefano Babic #define IMX6_BMODE_EMI_MASK		BIT(3)
54552a848eSStefano Babic #define IMX6_BMODE_EMI_SHIFT		3
55552a848eSStefano Babic #define IMX6_BMODE_SERIAL_ROM_MASK	GENMASK(26, 24)
56552a848eSStefano Babic #define IMX6_BMODE_SERIAL_ROM_SHIFT	24
57552a848eSStefano Babic 
58552a848eSStefano Babic enum imx6_bmode_serial_rom {
59552a848eSStefano Babic 	IMX6_BMODE_ECSPI1,
60552a848eSStefano Babic 	IMX6_BMODE_ECSPI2,
61552a848eSStefano Babic 	IMX6_BMODE_ECSPI3,
62552a848eSStefano Babic 	IMX6_BMODE_ECSPI4,
63552a848eSStefano Babic 	IMX6_BMODE_ECSPI5,
64552a848eSStefano Babic 	IMX6_BMODE_I2C1,
65552a848eSStefano Babic 	IMX6_BMODE_I2C2,
66552a848eSStefano Babic 	IMX6_BMODE_I2C3,
67552a848eSStefano Babic };
68552a848eSStefano Babic 
69552a848eSStefano Babic enum imx6_bmode_emi {
70552a848eSStefano Babic 	IMX6_BMODE_NOR,
71*56ac8104SLukasz Majewski 	IMX6_BMODE_ONENAND,
72552a848eSStefano Babic };
73552a848eSStefano Babic 
74552a848eSStefano Babic enum imx6_bmode {
75552a848eSStefano Babic 	IMX6_BMODE_EMI,
763bd1642dSStefan Agner #if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
773bd1642dSStefan Agner 	IMX6_BMODE_QSPI,
783bd1642dSStefan Agner 	IMX6_BMODE_RESERVED,
793bd1642dSStefan Agner #else
803bd1642dSStefan Agner 	IMX6_BMODE_RESERVED,
81552a848eSStefano Babic 	IMX6_BMODE_SATA,
823bd1642dSStefan Agner #endif
83552a848eSStefano Babic 	IMX6_BMODE_SERIAL_ROM,
84552a848eSStefano Babic 	IMX6_BMODE_SD,
85552a848eSStefano Babic 	IMX6_BMODE_ESD,
86552a848eSStefano Babic 	IMX6_BMODE_MMC,
87552a848eSStefano Babic 	IMX6_BMODE_EMMC,
88af104ae5SEran Matityahu 	IMX6_BMODE_NAND_MIN,
89af104ae5SEran Matityahu 	IMX6_BMODE_NAND_MAX = 0xf,
90552a848eSStefano Babic };
91552a848eSStefano Babic 
imx6_is_bmode_from_gpr9(void)92552a848eSStefano Babic static inline u8 imx6_is_bmode_from_gpr9(void)
93552a848eSStefano Babic {
94552a848eSStefano Babic 	return readl(&src_base->gpr10) & IMX6_SRC_GPR10_BMODE;
95552a848eSStefano Babic }
96552a848eSStefano Babic 
97552a848eSStefano Babic u32 imx6_src_get_boot_mode(void);
983aa4b703SBreno Lima void gpr_init(void);
993aa4b703SBreno Lima 
100552a848eSStefano Babic #endif /* CONFIG_MX6 */
101552a848eSStefano Babic 
102552a848eSStefano Babic u32 get_nr_cpus(void);
103552a848eSStefano Babic u32 get_cpu_rev(void);
104552a848eSStefano Babic u32 get_cpu_speed_grade_hz(void);
105552a848eSStefano Babic u32 get_cpu_temp_grade(int *minc, int *maxc);
106552a848eSStefano Babic const char *get_imx_type(u32 imxtype);
107552a848eSStefano Babic u32 imx_ddr_size(void);
108552a848eSStefano Babic void sdelay(unsigned long);
109552a848eSStefano Babic void set_chipselect_size(int const);
110552a848eSStefano Babic 
111552a848eSStefano Babic void init_aips(void);
112552a848eSStefano Babic void init_src(void);
113723f8359SBryan O'Donoghue void init_snvs(void);
114e2162d70SFabio Estevam void imx_wdog_disable_powerdown(void);
115552a848eSStefano Babic 
1169f272573SDiego Dorta int board_mmc_get_env_dev(int devno);
1179f272573SDiego Dorta 
1184555c261SFabio Estevam int nxp_board_rev(void);
1194555c261SFabio Estevam char nxp_board_rev_string(void);
1204555c261SFabio Estevam 
121552a848eSStefano Babic /*
122552a848eSStefano Babic  * Initializes on-chip ethernet controllers.
123552a848eSStefano Babic  * to override, implement board_eth_init()
124552a848eSStefano Babic  */
125552a848eSStefano Babic int fecmxc_initialize(bd_t *bis);
126552a848eSStefano Babic u32 get_ahb_clk(void);
127552a848eSStefano Babic u32 get_periph_clk(void);
128552a848eSStefano Babic 
129552a848eSStefano Babic void lcdif_power_down(void);
130552a848eSStefano Babic 
131552a848eSStefano Babic int mxs_reset_block(struct mxs_register_32 *reg);
132552a848eSStefano Babic int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
133552a848eSStefano Babic int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
134de274663SPeng Fan 
135de274663SPeng Fan unsigned long call_imx_sip(unsigned long id, unsigned long reg0,
136de274663SPeng Fan 			   unsigned long reg1, unsigned long reg2);
137552a848eSStefano Babic #endif
138