xref: /openbmc/u-boot/arch/arm/include/asm/emif.h (revision a3b36c84)
1 /*
2  * OMAP44xx EMIF header
3  *
4  * Copyright (C) 2009-2010 Texas Instruments, Inc.
5  *
6  * Aneesh V <aneesh@ti.com>
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License version 2 as
10  * published by the Free Software Foundation.
11  */
12 
13 #ifndef _EMIF_H_
14 #define _EMIF_H_
15 #include <asm/types.h>
16 #include <common.h>
17 #include <asm/io.h>
18 
19 /* Base address */
20 #define EMIF1_BASE				0x4c000000
21 #define EMIF2_BASE				0x4d000000
22 
23 #define EMIF_4D					0x4
24 #define EMIF_4D5				0x5
25 
26 /* Registers shifts, masks and values */
27 
28 /* EMIF_MOD_ID_REV */
29 #define EMIF_REG_SCHEME_SHIFT			30
30 #define EMIF_REG_SCHEME_MASK			(0x3 << 30)
31 #define EMIF_REG_MODULE_ID_SHIFT			16
32 #define EMIF_REG_MODULE_ID_MASK			(0xfff << 16)
33 #define EMIF_REG_RTL_VERSION_SHIFT			11
34 #define EMIF_REG_RTL_VERSION_MASK			(0x1f << 11)
35 #define EMIF_REG_MAJOR_REVISION_SHIFT		8
36 #define EMIF_REG_MAJOR_REVISION_MASK		(0x7 << 8)
37 #define EMIF_REG_MINOR_REVISION_SHIFT		0
38 #define EMIF_REG_MINOR_REVISION_MASK		(0x3f << 0)
39 
40 /* STATUS */
41 #define EMIF_REG_BE_SHIFT				31
42 #define EMIF_REG_BE_MASK				(1 << 31)
43 #define EMIF_REG_DUAL_CLK_MODE_SHIFT		30
44 #define EMIF_REG_DUAL_CLK_MODE_MASK			(1 << 30)
45 #define EMIF_REG_FAST_INIT_SHIFT			29
46 #define EMIF_REG_FAST_INIT_MASK			(1 << 29)
47 #define EMIF_REG_LEVLING_TO_SHIFT		4
48 #define EMIF_REG_LEVELING_TO_MASK		(7 << 4)
49 #define EMIF_REG_PHY_DLL_READY_SHIFT		2
50 #define EMIF_REG_PHY_DLL_READY_MASK			(1 << 2)
51 
52 /* SDRAM_CONFIG */
53 #define EMIF_REG_SDRAM_TYPE_SHIFT			29
54 #define EMIF_REG_SDRAM_TYPE_MASK			(0x7 << 29)
55 #define EMIF_REG_SDRAM_TYPE_DDR1			0
56 #define EMIF_REG_SDRAM_TYPE_LPDDR1			1
57 #define EMIF_REG_SDRAM_TYPE_DDR2			2
58 #define EMIF_REG_SDRAM_TYPE_DDR3			3
59 #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4			4
60 #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2			5
61 #define EMIF_REG_IBANK_POS_SHIFT			27
62 #define EMIF_REG_IBANK_POS_MASK			(0x3 << 27)
63 #define EMIF_REG_DDR_TERM_SHIFT			24
64 #define EMIF_REG_DDR_TERM_MASK			(0x7 << 24)
65 #define EMIF_REG_DDR2_DDQS_SHIFT			23
66 #define EMIF_REG_DDR2_DDQS_MASK			(1 << 23)
67 #define EMIF_REG_DYN_ODT_SHIFT			21
68 #define EMIF_REG_DYN_ODT_MASK			(0x3 << 21)
69 #define EMIF_REG_DDR_DISABLE_DLL_SHIFT		20
70 #define EMIF_REG_DDR_DISABLE_DLL_MASK		(1 << 20)
71 #define EMIF_REG_SDRAM_DRIVE_SHIFT			18
72 #define EMIF_REG_SDRAM_DRIVE_MASK			(0x3 << 18)
73 #define EMIF_REG_CWL_SHIFT				16
74 #define EMIF_REG_CWL_MASK				(0x3 << 16)
75 #define EMIF_REG_NARROW_MODE_SHIFT			14
76 #define EMIF_REG_NARROW_MODE_MASK			(0x3 << 14)
77 #define EMIF_REG_CL_SHIFT				10
78 #define EMIF_REG_CL_MASK				(0xf << 10)
79 #define EMIF_REG_ROWSIZE_SHIFT			7
80 #define EMIF_REG_ROWSIZE_MASK			(0x7 << 7)
81 #define EMIF_REG_IBANK_SHIFT			4
82 #define EMIF_REG_IBANK_MASK				(0x7 << 4)
83 #define EMIF_REG_EBANK_SHIFT			3
84 #define EMIF_REG_EBANK_MASK				(1 << 3)
85 #define EMIF_REG_PAGESIZE_SHIFT			0
86 #define EMIF_REG_PAGESIZE_MASK			(0x7 << 0)
87 
88 /* SDRAM_CONFIG_2 */
89 #define EMIF_REG_CS1NVMEN_SHIFT			30
90 #define EMIF_REG_CS1NVMEN_MASK			(1 << 30)
91 #define EMIF_REG_EBANK_POS_SHIFT			27
92 #define EMIF_REG_EBANK_POS_MASK			(1 << 27)
93 #define EMIF_REG_RDBNUM_SHIFT			4
94 #define EMIF_REG_RDBNUM_MASK			(0x3 << 4)
95 #define EMIF_REG_RDBSIZE_SHIFT			0
96 #define EMIF_REG_RDBSIZE_MASK			(0x7 << 0)
97 
98 /* SDRAM_REF_CTRL */
99 #define EMIF_REG_INITREF_DIS_SHIFT			31
100 #define EMIF_REG_INITREF_DIS_MASK			(1 << 31)
101 #define EMIF_REG_SRT_SHIFT				29
102 #define EMIF_REG_SRT_MASK				(1 << 29)
103 #define EMIF_REG_ASR_SHIFT				28
104 #define EMIF_REG_ASR_MASK				(1 << 28)
105 #define EMIF_REG_PASR_SHIFT				24
106 #define EMIF_REG_PASR_MASK				(0x7 << 24)
107 #define EMIF_REG_REFRESH_RATE_SHIFT			0
108 #define EMIF_REG_REFRESH_RATE_MASK			(0xffff << 0)
109 
110 /* SDRAM_REF_CTRL_SHDW */
111 #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT		0
112 #define EMIF_REG_REFRESH_RATE_SHDW_MASK		(0xffff << 0)
113 
114 /* SDRAM_TIM_1 */
115 #define EMIF_REG_T_RP_SHIFT				25
116 #define EMIF_REG_T_RP_MASK				(0xf << 25)
117 #define EMIF_REG_T_RCD_SHIFT			21
118 #define EMIF_REG_T_RCD_MASK				(0xf << 21)
119 #define EMIF_REG_T_WR_SHIFT				17
120 #define EMIF_REG_T_WR_MASK				(0xf << 17)
121 #define EMIF_REG_T_RAS_SHIFT			12
122 #define EMIF_REG_T_RAS_MASK				(0x1f << 12)
123 #define EMIF_REG_T_RC_SHIFT				6
124 #define EMIF_REG_T_RC_MASK				(0x3f << 6)
125 #define EMIF_REG_T_RRD_SHIFT			3
126 #define EMIF_REG_T_RRD_MASK				(0x7 << 3)
127 #define EMIF_REG_T_WTR_SHIFT			0
128 #define EMIF_REG_T_WTR_MASK				(0x7 << 0)
129 
130 /* SDRAM_TIM_1_SHDW */
131 #define EMIF_REG_T_RP_SHDW_SHIFT			25
132 #define EMIF_REG_T_RP_SHDW_MASK			(0xf << 25)
133 #define EMIF_REG_T_RCD_SHDW_SHIFT			21
134 #define EMIF_REG_T_RCD_SHDW_MASK			(0xf << 21)
135 #define EMIF_REG_T_WR_SHDW_SHIFT			17
136 #define EMIF_REG_T_WR_SHDW_MASK			(0xf << 17)
137 #define EMIF_REG_T_RAS_SHDW_SHIFT			12
138 #define EMIF_REG_T_RAS_SHDW_MASK			(0x1f << 12)
139 #define EMIF_REG_T_RC_SHDW_SHIFT			6
140 #define EMIF_REG_T_RC_SHDW_MASK			(0x3f << 6)
141 #define EMIF_REG_T_RRD_SHDW_SHIFT			3
142 #define EMIF_REG_T_RRD_SHDW_MASK			(0x7 << 3)
143 #define EMIF_REG_T_WTR_SHDW_SHIFT			0
144 #define EMIF_REG_T_WTR_SHDW_MASK			(0x7 << 0)
145 
146 /* SDRAM_TIM_2 */
147 #define EMIF_REG_T_XP_SHIFT				28
148 #define EMIF_REG_T_XP_MASK				(0x7 << 28)
149 #define EMIF_REG_T_ODT_SHIFT			25
150 #define EMIF_REG_T_ODT_MASK				(0x7 << 25)
151 #define EMIF_REG_T_XSNR_SHIFT			16
152 #define EMIF_REG_T_XSNR_MASK			(0x1ff << 16)
153 #define EMIF_REG_T_XSRD_SHIFT			6
154 #define EMIF_REG_T_XSRD_MASK			(0x3ff << 6)
155 #define EMIF_REG_T_RTP_SHIFT			3
156 #define EMIF_REG_T_RTP_MASK				(0x7 << 3)
157 #define EMIF_REG_T_CKE_SHIFT			0
158 #define EMIF_REG_T_CKE_MASK				(0x7 << 0)
159 
160 /* SDRAM_TIM_2_SHDW */
161 #define EMIF_REG_T_XP_SHDW_SHIFT			28
162 #define EMIF_REG_T_XP_SHDW_MASK			(0x7 << 28)
163 #define EMIF_REG_T_ODT_SHDW_SHIFT			25
164 #define EMIF_REG_T_ODT_SHDW_MASK			(0x7 << 25)
165 #define EMIF_REG_T_XSNR_SHDW_SHIFT			16
166 #define EMIF_REG_T_XSNR_SHDW_MASK			(0x1ff << 16)
167 #define EMIF_REG_T_XSRD_SHDW_SHIFT			6
168 #define EMIF_REG_T_XSRD_SHDW_MASK			(0x3ff << 6)
169 #define EMIF_REG_T_RTP_SHDW_SHIFT			3
170 #define EMIF_REG_T_RTP_SHDW_MASK			(0x7 << 3)
171 #define EMIF_REG_T_CKE_SHDW_SHIFT			0
172 #define EMIF_REG_T_CKE_SHDW_MASK			(0x7 << 0)
173 
174 /* SDRAM_TIM_3 */
175 #define EMIF_REG_T_CKESR_SHIFT			21
176 #define EMIF_REG_T_CKESR_MASK			(0x7 << 21)
177 #define EMIF_REG_ZQ_ZQCS_SHIFT			15
178 #define EMIF_REG_ZQ_ZQCS_MASK			(0x3f << 15)
179 #define EMIF_REG_T_TDQSCKMAX_SHIFT			13
180 #define EMIF_REG_T_TDQSCKMAX_MASK			(0x3 << 13)
181 #define EMIF_REG_T_RFC_SHIFT			4
182 #define EMIF_REG_T_RFC_MASK				(0x1ff << 4)
183 #define EMIF_REG_T_RAS_MAX_SHIFT			0
184 #define EMIF_REG_T_RAS_MAX_MASK			(0xf << 0)
185 
186 /* SDRAM_TIM_3_SHDW */
187 #define EMIF_REG_T_CKESR_SHDW_SHIFT			21
188 #define EMIF_REG_T_CKESR_SHDW_MASK			(0x7 << 21)
189 #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT			15
190 #define EMIF_REG_ZQ_ZQCS_SHDW_MASK			(0x3f << 15)
191 #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT		13
192 #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK		(0x3 << 13)
193 #define EMIF_REG_T_RFC_SHDW_SHIFT			4
194 #define EMIF_REG_T_RFC_SHDW_MASK			(0x1ff << 4)
195 #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT		0
196 #define EMIF_REG_T_RAS_MAX_SHDW_MASK		(0xf << 0)
197 
198 /* LPDDR2_NVM_TIM */
199 #define EMIF_REG_NVM_T_XP_SHIFT			28
200 #define EMIF_REG_NVM_T_XP_MASK			(0x7 << 28)
201 #define EMIF_REG_NVM_T_WTR_SHIFT			24
202 #define EMIF_REG_NVM_T_WTR_MASK			(0x7 << 24)
203 #define EMIF_REG_NVM_T_RP_SHIFT			20
204 #define EMIF_REG_NVM_T_RP_MASK			(0xf << 20)
205 #define EMIF_REG_NVM_T_WRA_SHIFT			16
206 #define EMIF_REG_NVM_T_WRA_MASK			(0xf << 16)
207 #define EMIF_REG_NVM_T_RRD_SHIFT			8
208 #define EMIF_REG_NVM_T_RRD_MASK			(0xff << 8)
209 #define EMIF_REG_NVM_T_RCDMIN_SHIFT			0
210 #define EMIF_REG_NVM_T_RCDMIN_MASK			(0xff << 0)
211 
212 /* LPDDR2_NVM_TIM_SHDW */
213 #define EMIF_REG_NVM_T_XP_SHDW_SHIFT		28
214 #define EMIF_REG_NVM_T_XP_SHDW_MASK			(0x7 << 28)
215 #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT		24
216 #define EMIF_REG_NVM_T_WTR_SHDW_MASK		(0x7 << 24)
217 #define EMIF_REG_NVM_T_RP_SHDW_SHIFT		20
218 #define EMIF_REG_NVM_T_RP_SHDW_MASK			(0xf << 20)
219 #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT		16
220 #define EMIF_REG_NVM_T_WRA_SHDW_MASK		(0xf << 16)
221 #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT		8
222 #define EMIF_REG_NVM_T_RRD_SHDW_MASK		(0xff << 8)
223 #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT		0
224 #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK		(0xff << 0)
225 
226 /* PWR_MGMT_CTRL */
227 #define EMIF_REG_IDLEMODE_SHIFT			30
228 #define EMIF_REG_IDLEMODE_MASK			(0x3 << 30)
229 #define EMIF_REG_PD_TIM_SHIFT			12
230 #define EMIF_REG_PD_TIM_MASK			(0xf << 12)
231 #define EMIF_REG_DPD_EN_SHIFT			11
232 #define EMIF_REG_DPD_EN_MASK			(1 << 11)
233 #define EMIF_REG_LP_MODE_SHIFT			8
234 #define EMIF_REG_LP_MODE_MASK			(0x7 << 8)
235 #define EMIF_REG_SR_TIM_SHIFT			4
236 #define EMIF_REG_SR_TIM_MASK			(0xf << 4)
237 #define EMIF_REG_CS_TIM_SHIFT			0
238 #define EMIF_REG_CS_TIM_MASK			(0xf << 0)
239 
240 /* PWR_MGMT_CTRL_SHDW */
241 #define EMIF_REG_PD_TIM_SHDW_SHIFT			12
242 #define EMIF_REG_PD_TIM_SHDW_MASK			(0xf << 12)
243 #define EMIF_REG_SR_TIM_SHDW_SHIFT			4
244 #define EMIF_REG_SR_TIM_SHDW_MASK			(0xf << 4)
245 #define EMIF_REG_CS_TIM_SHDW_SHIFT			0
246 #define EMIF_REG_CS_TIM_SHDW_MASK			(0xf << 0)
247 
248 /* LPDDR2_MODE_REG_DATA */
249 #define EMIF_REG_VALUE_0_SHIFT			0
250 #define EMIF_REG_VALUE_0_MASK			(0x7f << 0)
251 
252 /* LPDDR2_MODE_REG_CFG */
253 #define EMIF_REG_CS_SHIFT				31
254 #define EMIF_REG_CS_MASK				(1 << 31)
255 #define EMIF_REG_REFRESH_EN_SHIFT			30
256 #define EMIF_REG_REFRESH_EN_MASK			(1 << 30)
257 #define EMIF_REG_ADDRESS_SHIFT			0
258 #define EMIF_REG_ADDRESS_MASK			(0xff << 0)
259 
260 /* OCP_CONFIG */
261 #define EMIF_REG_SYS_THRESH_MAX_SHIFT		24
262 #define EMIF_REG_SYS_THRESH_MAX_MASK		(0xf << 24)
263 #define EMIF_REG_MPU_THRESH_MAX_SHIFT		20
264 #define EMIF_REG_MPU_THRESH_MAX_MASK		(0xf << 20)
265 #define EMIF_REG_LL_THRESH_MAX_SHIFT		16
266 #define EMIF_REG_LL_THRESH_MAX_MASK			(0xf << 16)
267 #define EMIF_REG_PR_OLD_COUNT_SHIFT			0
268 #define EMIF_REG_PR_OLD_COUNT_MASK			(0xff << 0)
269 
270 /* OCP_CFG_VAL_1 */
271 #define EMIF_REG_SYS_BUS_WIDTH_SHIFT		30
272 #define EMIF_REG_SYS_BUS_WIDTH_MASK			(0x3 << 30)
273 #define EMIF_REG_LL_BUS_WIDTH_SHIFT			28
274 #define EMIF_REG_LL_BUS_WIDTH_MASK			(0x3 << 28)
275 #define EMIF_REG_WR_FIFO_DEPTH_SHIFT		8
276 #define EMIF_REG_WR_FIFO_DEPTH_MASK			(0xff << 8)
277 #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT		0
278 #define EMIF_REG_CMD_FIFO_DEPTH_MASK		(0xff << 0)
279 
280 /* OCP_CFG_VAL_2 */
281 #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT		16
282 #define EMIF_REG_RREG_FIFO_DEPTH_MASK		(0xff << 16)
283 #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT		8
284 #define EMIF_REG_RSD_FIFO_DEPTH_MASK		(0xff << 8)
285 #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT		0
286 #define EMIF_REG_RCMD_FIFO_DEPTH_MASK		(0xff << 0)
287 
288 /* IODFT_TLGC */
289 #define EMIF_REG_TLEC_SHIFT				16
290 #define EMIF_REG_TLEC_MASK				(0xffff << 16)
291 #define EMIF_REG_MT_SHIFT				14
292 #define EMIF_REG_MT_MASK				(1 << 14)
293 #define EMIF_REG_ACT_CAP_EN_SHIFT			13
294 #define EMIF_REG_ACT_CAP_EN_MASK			(1 << 13)
295 #define EMIF_REG_OPG_LD_SHIFT			12
296 #define EMIF_REG_OPG_LD_MASK			(1 << 12)
297 #define EMIF_REG_RESET_PHY_SHIFT			10
298 #define EMIF_REG_RESET_PHY_MASK			(1 << 10)
299 #define EMIF_REG_MMS_SHIFT				8
300 #define EMIF_REG_MMS_MASK				(1 << 8)
301 #define EMIF_REG_MC_SHIFT				4
302 #define EMIF_REG_MC_MASK				(0x3 << 4)
303 #define EMIF_REG_PC_SHIFT				1
304 #define EMIF_REG_PC_MASK				(0x7 << 1)
305 #define EMIF_REG_TM_SHIFT				0
306 #define EMIF_REG_TM_MASK				(1 << 0)
307 
308 /* IODFT_CTRL_MISR_RSLT */
309 #define EMIF_REG_DQM_TLMR_SHIFT			16
310 #define EMIF_REG_DQM_TLMR_MASK			(0x3ff << 16)
311 #define EMIF_REG_CTL_TLMR_SHIFT			0
312 #define EMIF_REG_CTL_TLMR_MASK			(0x7ff << 0)
313 
314 /* IODFT_ADDR_MISR_RSLT */
315 #define EMIF_REG_ADDR_TLMR_SHIFT			0
316 #define EMIF_REG_ADDR_TLMR_MASK			(0x1fffff << 0)
317 
318 /* IODFT_DATA_MISR_RSLT_1 */
319 #define EMIF_REG_DATA_TLMR_31_0_SHIFT		0
320 #define EMIF_REG_DATA_TLMR_31_0_MASK		(0xffffffff << 0)
321 
322 /* IODFT_DATA_MISR_RSLT_2 */
323 #define EMIF_REG_DATA_TLMR_63_32_SHIFT		0
324 #define EMIF_REG_DATA_TLMR_63_32_MASK		(0xffffffff << 0)
325 
326 /* IODFT_DATA_MISR_RSLT_3 */
327 #define EMIF_REG_DATA_TLMR_66_64_SHIFT		0
328 #define EMIF_REG_DATA_TLMR_66_64_MASK		(0x7 << 0)
329 
330 /* PERF_CNT_1 */
331 #define EMIF_REG_COUNTER1_SHIFT			0
332 #define EMIF_REG_COUNTER1_MASK			(0xffffffff << 0)
333 
334 /* PERF_CNT_2 */
335 #define EMIF_REG_COUNTER2_SHIFT			0
336 #define EMIF_REG_COUNTER2_MASK			(0xffffffff << 0)
337 
338 /* PERF_CNT_CFG */
339 #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT		31
340 #define EMIF_REG_CNTR2_MCONNID_EN_MASK		(1 << 31)
341 #define EMIF_REG_CNTR2_REGION_EN_SHIFT		30
342 #define EMIF_REG_CNTR2_REGION_EN_MASK		(1 << 30)
343 #define EMIF_REG_CNTR2_CFG_SHIFT			16
344 #define EMIF_REG_CNTR2_CFG_MASK			(0xf << 16)
345 #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT		15
346 #define EMIF_REG_CNTR1_MCONNID_EN_MASK		(1 << 15)
347 #define EMIF_REG_CNTR1_REGION_EN_SHIFT		14
348 #define EMIF_REG_CNTR1_REGION_EN_MASK		(1 << 14)
349 #define EMIF_REG_CNTR1_CFG_SHIFT			0
350 #define EMIF_REG_CNTR1_CFG_MASK			(0xf << 0)
351 
352 /* PERF_CNT_SEL */
353 #define EMIF_REG_MCONNID2_SHIFT			24
354 #define EMIF_REG_MCONNID2_MASK			(0xff << 24)
355 #define EMIF_REG_REGION_SEL2_SHIFT			16
356 #define EMIF_REG_REGION_SEL2_MASK			(0x3 << 16)
357 #define EMIF_REG_MCONNID1_SHIFT			8
358 #define EMIF_REG_MCONNID1_MASK			(0xff << 8)
359 #define EMIF_REG_REGION_SEL1_SHIFT			0
360 #define EMIF_REG_REGION_SEL1_MASK			(0x3 << 0)
361 
362 /* PERF_CNT_TIM */
363 #define EMIF_REG_TOTAL_TIME_SHIFT			0
364 #define EMIF_REG_TOTAL_TIME_MASK			(0xffffffff << 0)
365 
366 /* READ_IDLE_CTRL */
367 #define EMIF_REG_READ_IDLE_LEN_SHIFT		16
368 #define EMIF_REG_READ_IDLE_LEN_MASK			(0xf << 16)
369 #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT		0
370 #define EMIF_REG_READ_IDLE_INTERVAL_MASK		(0x1ff << 0)
371 
372 /* READ_IDLE_CTRL_SHDW */
373 #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT		16
374 #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK		(0xf << 16)
375 #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT	0
376 #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK	(0x1ff << 0)
377 
378 /* IRQ_EOI */
379 #define EMIF_REG_EOI_SHIFT				0
380 #define EMIF_REG_EOI_MASK				(1 << 0)
381 
382 /* IRQSTATUS_RAW_SYS */
383 #define EMIF_REG_DNV_SYS_SHIFT			2
384 #define EMIF_REG_DNV_SYS_MASK			(1 << 2)
385 #define EMIF_REG_TA_SYS_SHIFT			1
386 #define EMIF_REG_TA_SYS_MASK			(1 << 1)
387 #define EMIF_REG_ERR_SYS_SHIFT			0
388 #define EMIF_REG_ERR_SYS_MASK			(1 << 0)
389 
390 /* IRQSTATUS_RAW_LL */
391 #define EMIF_REG_DNV_LL_SHIFT			2
392 #define EMIF_REG_DNV_LL_MASK			(1 << 2)
393 #define EMIF_REG_TA_LL_SHIFT			1
394 #define EMIF_REG_TA_LL_MASK				(1 << 1)
395 #define EMIF_REG_ERR_LL_SHIFT			0
396 #define EMIF_REG_ERR_LL_MASK			(1 << 0)
397 
398 /* IRQSTATUS_SYS */
399 
400 /* IRQSTATUS_LL */
401 
402 /* IRQENABLE_SET_SYS */
403 #define EMIF_REG_EN_DNV_SYS_SHIFT			2
404 #define EMIF_REG_EN_DNV_SYS_MASK			(1 << 2)
405 #define EMIF_REG_EN_TA_SYS_SHIFT			1
406 #define EMIF_REG_EN_TA_SYS_MASK			(1 << 1)
407 #define EMIF_REG_EN_ERR_SYS_SHIFT			0
408 #define EMIF_REG_EN_ERR_SYS_MASK			(1 << 0)
409 
410 /* IRQENABLE_SET_LL */
411 #define EMIF_REG_EN_DNV_LL_SHIFT			2
412 #define EMIF_REG_EN_DNV_LL_MASK			(1 << 2)
413 #define EMIF_REG_EN_TA_LL_SHIFT			1
414 #define EMIF_REG_EN_TA_LL_MASK			(1 << 1)
415 #define EMIF_REG_EN_ERR_LL_SHIFT			0
416 #define EMIF_REG_EN_ERR_LL_MASK			(1 << 0)
417 
418 /* IRQENABLE_CLR_SYS */
419 
420 /* IRQENABLE_CLR_LL */
421 
422 /* ZQ_CONFIG */
423 #define EMIF_REG_ZQ_CS1EN_SHIFT			31
424 #define EMIF_REG_ZQ_CS1EN_MASK			(1 << 31)
425 #define EMIF_REG_ZQ_CS0EN_SHIFT			30
426 #define EMIF_REG_ZQ_CS0EN_MASK			(1 << 30)
427 #define EMIF_REG_ZQ_DUALCALEN_SHIFT			29
428 #define EMIF_REG_ZQ_DUALCALEN_MASK			(1 << 29)
429 #define EMIF_REG_ZQ_SFEXITEN_SHIFT			28
430 #define EMIF_REG_ZQ_SFEXITEN_MASK			(1 << 28)
431 #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT		18
432 #define EMIF_REG_ZQ_ZQINIT_MULT_MASK		(0x3 << 18)
433 #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT			16
434 #define EMIF_REG_ZQ_ZQCL_MULT_MASK			(0x3 << 16)
435 #define EMIF_REG_ZQ_REFINTERVAL_SHIFT		0
436 #define EMIF_REG_ZQ_REFINTERVAL_MASK		(0xffff << 0)
437 
438 /* TEMP_ALERT_CONFIG */
439 #define EMIF_REG_TA_CS1EN_SHIFT			31
440 #define EMIF_REG_TA_CS1EN_MASK			(1 << 31)
441 #define EMIF_REG_TA_CS0EN_SHIFT			30
442 #define EMIF_REG_TA_CS0EN_MASK			(1 << 30)
443 #define EMIF_REG_TA_SFEXITEN_SHIFT			28
444 #define EMIF_REG_TA_SFEXITEN_MASK			(1 << 28)
445 #define EMIF_REG_TA_DEVWDT_SHIFT			26
446 #define EMIF_REG_TA_DEVWDT_MASK			(0x3 << 26)
447 #define EMIF_REG_TA_DEVCNT_SHIFT			24
448 #define EMIF_REG_TA_DEVCNT_MASK			(0x3 << 24)
449 #define EMIF_REG_TA_REFINTERVAL_SHIFT		0
450 #define EMIF_REG_TA_REFINTERVAL_MASK		(0x3fffff << 0)
451 
452 /* OCP_ERR_LOG */
453 #define EMIF_REG_MADDRSPACE_SHIFT			14
454 #define EMIF_REG_MADDRSPACE_MASK			(0x3 << 14)
455 #define EMIF_REG_MBURSTSEQ_SHIFT			11
456 #define EMIF_REG_MBURSTSEQ_MASK			(0x7 << 11)
457 #define EMIF_REG_MCMD_SHIFT				8
458 #define EMIF_REG_MCMD_MASK				(0x7 << 8)
459 #define EMIF_REG_MCONNID_SHIFT			0
460 #define EMIF_REG_MCONNID_MASK			(0xff << 0)
461 
462 /* DDR_PHY_CTRL_1 */
463 #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT		4
464 #define EMIF_REG_DDR_PHY_CTRL_1_MASK		(0xfffffff << 4)
465 #define EMIF_REG_READ_LATENCY_SHIFT			0
466 #define EMIF_REG_READ_LATENCY_MASK			(0xf << 0)
467 #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT		4
468 #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK		(0xFF << 4)
469 #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT	12
470 #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK	(0xFFFFF << 12)
471 
472 /* DDR_PHY_CTRL_1_SHDW */
473 #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT		4
474 #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK		(0xfffffff << 4)
475 #define EMIF_REG_READ_LATENCY_SHDW_SHIFT		0
476 #define EMIF_REG_READ_LATENCY_SHDW_MASK		(0xf << 0)
477 #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT	4
478 #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK	(0xFF << 4)
479 #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
480 #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK	(0xFFFFF << 12)
481 #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_SHIFT		25
482 #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_MASK		(1 << 25)
483 #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_SHIFT	26
484 #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_MASK		(1 << 26)
485 #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_SHIFT		27
486 #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_MASK		(1 << 27)
487 
488 /* DDR_PHY_CTRL_2 */
489 #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT		0
490 #define EMIF_REG_DDR_PHY_CTRL_2_MASK		(0xffffffff << 0)
491 
492 /*EMIF_READ_WRITE_LEVELING_CONTROL*/
493 #define EMIF_REG_RDWRLVLFULL_START_SHIFT	31
494 #define EMIF_REG_RDWRLVLFULL_START_MASK		(1 << 31)
495 #define EMIF_REG_RDWRLVLINC_PRE_SHIFT		24
496 #define EMIF_REG_RDWRLVLINC_PRE_MASK		(0x7F << 24)
497 #define EMIF_REG_RDLVLINC_INT_SHIFT		16
498 #define EMIF_REG_RDLVLINC_INT_MASK		(0xFF << 16)
499 #define EMIF_REG_RDLVLGATEINC_INT_SHIFT		8
500 #define EMIF_REG_RDLVLGATEINC_INT_MASK		(0xFF << 8)
501 #define EMIF_REG_WRLVLINC_INT_SHIFT		0
502 #define EMIF_REG_WRLVLINC_INT_MASK		(0xFF << 0)
503 
504 /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
505 #define EMIF_REG_RDWRLVL_EN_SHIFT		31
506 #define EMIF_REG_RDWRLVL_EN_MASK		(1 << 31)
507 #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT	24
508 #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK	(0x7F << 24)
509 #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT		16
510 #define EMIF_REG_RDLVLINC_RMP_INT_MASK		(0xFF << 16)
511 #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT	8
512 #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK	(0xFF << 8)
513 #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT		0
514 #define EMIF_REG_WRLVLINC_RMP_INT_MASK		(0xFF << 0)
515 
516 /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
517 #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT	0
518 #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK	(0x1FFF << 0)
519 
520 /* EMIF_PHY_CTRL_36 */
521 #define EMIF_REG_PHY_FIFO_WE_IN_MISALINED_CLR	(1 << 8)
522 
523 #define PHY_RDDQS_RATIO_REGS		5
524 #define PHY_FIFO_WE_SLAVE_RATIO_REGS	5
525 #define PHY_REG_WR_DQ_SLAVE_RATIO_REGS	10
526 
527 /*Leveling Fields */
528 #define DDR3_WR_LVL_INT		0x73
529 #define DDR3_RD_LVL_INT		0x33
530 #define DDR3_RD_LVL_GATE_INT	0x59
531 #define RD_RW_LVL_INC_PRE	0x0
532 #define DDR3_FULL_LVL		(1 << EMIF_REG_RDWRLVL_EN_SHIFT)
533 
534 #define DDR3_INC_LVL	((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT)   \
535 		| (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
536 		| (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT)      \
537 		| (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
538 
539 #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES	0x0000C1A7
540 #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES	0x000001A7
541 #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
542 
543 /* DMM */
544 #define DMM_BASE			0x4E000040
545 
546 /* Memory Adapter */
547 #define MA_BASE				0x482AF040
548 #define MA_PRIORITY			0x482A2000
549 #define MA_HIMEM_INTERLEAVE_UN_SHIFT	8
550 #define MA_HIMEM_INTERLEAVE_UN_MASK	(1 << 8)
551 
552 /* DMM_LISA_MAP */
553 #define EMIF_SYS_ADDR_SHIFT		24
554 #define EMIF_SYS_ADDR_MASK		(0xff << 24)
555 #define EMIF_SYS_SIZE_SHIFT		20
556 #define EMIF_SYS_SIZE_MASK		(0x7 << 20)
557 #define EMIF_SDRC_INTL_SHIFT	18
558 #define EMIF_SDRC_INTL_MASK		(0x3 << 18)
559 #define EMIF_SDRC_ADDRSPC_SHIFT	16
560 #define EMIF_SDRC_ADDRSPC_MASK	(0x3 << 16)
561 #define EMIF_SDRC_MAP_SHIFT		8
562 #define EMIF_SDRC_MAP_MASK		(0x3 << 8)
563 #define EMIF_SDRC_ADDR_SHIFT	0
564 #define EMIF_SDRC_ADDR_MASK		(0xff << 0)
565 
566 /* DMM_LISA_MAP fields */
567 #define DMM_SDRC_MAP_UNMAPPED		0
568 #define DMM_SDRC_MAP_EMIF1_ONLY		1
569 #define DMM_SDRC_MAP_EMIF2_ONLY		2
570 #define DMM_SDRC_MAP_EMIF1_AND_EMIF2	3
571 
572 #define DMM_SDRC_INTL_NONE		0
573 #define DMM_SDRC_INTL_128B		1
574 #define DMM_SDRC_INTL_256B		2
575 #define DMM_SDRC_INTL_512		3
576 
577 #define DMM_SDRC_ADDR_SPC_SDRAM		0
578 #define DMM_SDRC_ADDR_SPC_NVM		1
579 #define DMM_SDRC_ADDR_SPC_INVALID	2
580 
581 #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL		(\
582 	(DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
583 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
584 	(DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
585 	(CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
586 
587 #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL	(\
588 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
589 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
590 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
591 
592 #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL	(\
593 	(DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
594 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
595 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
596 
597 /* Trap for invalid TILER PAT entries */
598 #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP		(\
599 	(0  << EMIF_SDRC_ADDR_SHIFT) |\
600 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
601 	(DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
602 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
603 	(0xFF << EMIF_SYS_ADDR_SHIFT))
604 
605 #define EMIF_EXT_PHY_CTRL_TIMING_REG	0x5
606 
607 /* Reg mapping structure */
608 struct emif_reg_struct {
609 	u32 emif_mod_id_rev;
610 	u32 emif_status;
611 	u32 emif_sdram_config;
612 	u32 emif_lpddr2_nvm_config;
613 	u32 emif_sdram_ref_ctrl;
614 	u32 emif_sdram_ref_ctrl_shdw;
615 	u32 emif_sdram_tim_1;
616 	u32 emif_sdram_tim_1_shdw;
617 	u32 emif_sdram_tim_2;
618 	u32 emif_sdram_tim_2_shdw;
619 	u32 emif_sdram_tim_3;
620 	u32 emif_sdram_tim_3_shdw;
621 	u32 emif_lpddr2_nvm_tim;
622 	u32 emif_lpddr2_nvm_tim_shdw;
623 	u32 emif_pwr_mgmt_ctrl;
624 	u32 emif_pwr_mgmt_ctrl_shdw;
625 	u32 emif_lpddr2_mode_reg_data;
626 	u32 padding1[1];
627 	u32 emif_lpddr2_mode_reg_data_es2;
628 	u32 padding11[1];
629 	u32 emif_lpddr2_mode_reg_cfg;
630 	u32 emif_l3_config;
631 	u32 emif_l3_cfg_val_1;
632 	u32 emif_l3_cfg_val_2;
633 	u32 emif_iodft_tlgc;
634 	u32 padding2[7];
635 	u32 emif_perf_cnt_1;
636 	u32 emif_perf_cnt_2;
637 	u32 emif_perf_cnt_cfg;
638 	u32 emif_perf_cnt_sel;
639 	u32 emif_perf_cnt_tim;
640 	u32 padding3;
641 	u32 emif_read_idlectrl;
642 	u32 emif_read_idlectrl_shdw;
643 	u32 padding4;
644 	u32 emif_irqstatus_raw_sys;
645 	u32 emif_irqstatus_raw_ll;
646 	u32 emif_irqstatus_sys;
647 	u32 emif_irqstatus_ll;
648 	u32 emif_irqenable_set_sys;
649 	u32 emif_irqenable_set_ll;
650 	u32 emif_irqenable_clr_sys;
651 	u32 emif_irqenable_clr_ll;
652 	u32 padding5;
653 	u32 emif_zq_config;
654 	u32 emif_temp_alert_config;
655 	u32 emif_l3_err_log;
656 	u32 emif_rd_wr_lvl_rmp_win;
657 	u32 emif_rd_wr_lvl_rmp_ctl;
658 	u32 emif_rd_wr_lvl_ctl;
659 	u32 padding6[1];
660 	u32 emif_ddr_phy_ctrl_1;
661 	u32 emif_ddr_phy_ctrl_1_shdw;
662 	u32 emif_ddr_phy_ctrl_2;
663 	u32 padding7[4];
664 	u32 emif_prio_class_serv_map;
665 	u32 emif_connect_id_serv_1_map;
666 	u32 emif_connect_id_serv_2_map;
667 	u32 padding8[5];
668 	u32 emif_rd_wr_exec_thresh;
669 	u32 emif_cos_config;
670 	u32 padding9[6];
671 	u32 emif_ddr_phy_status[28];
672 	u32 padding10[20];
673 	u32 emif_ddr_ext_phy_ctrl_1;
674 	u32 emif_ddr_ext_phy_ctrl_1_shdw;
675 	u32 emif_ddr_ext_phy_ctrl_2;
676 	u32 emif_ddr_ext_phy_ctrl_2_shdw;
677 	u32 emif_ddr_ext_phy_ctrl_3;
678 	u32 emif_ddr_ext_phy_ctrl_3_shdw;
679 	u32 emif_ddr_ext_phy_ctrl_4;
680 	u32 emif_ddr_ext_phy_ctrl_4_shdw;
681 	u32 emif_ddr_ext_phy_ctrl_5;
682 	u32 emif_ddr_ext_phy_ctrl_5_shdw;
683 	u32 emif_ddr_ext_phy_ctrl_6;
684 	u32 emif_ddr_ext_phy_ctrl_6_shdw;
685 	u32 emif_ddr_ext_phy_ctrl_7;
686 	u32 emif_ddr_ext_phy_ctrl_7_shdw;
687 	u32 emif_ddr_ext_phy_ctrl_8;
688 	u32 emif_ddr_ext_phy_ctrl_8_shdw;
689 	u32 emif_ddr_ext_phy_ctrl_9;
690 	u32 emif_ddr_ext_phy_ctrl_9_shdw;
691 	u32 emif_ddr_ext_phy_ctrl_10;
692 	u32 emif_ddr_ext_phy_ctrl_10_shdw;
693 	u32 emif_ddr_ext_phy_ctrl_11;
694 	u32 emif_ddr_ext_phy_ctrl_11_shdw;
695 	u32 emif_ddr_ext_phy_ctrl_12;
696 	u32 emif_ddr_ext_phy_ctrl_12_shdw;
697 	u32 emif_ddr_ext_phy_ctrl_13;
698 	u32 emif_ddr_ext_phy_ctrl_13_shdw;
699 	u32 emif_ddr_ext_phy_ctrl_14;
700 	u32 emif_ddr_ext_phy_ctrl_14_shdw;
701 	u32 emif_ddr_ext_phy_ctrl_15;
702 	u32 emif_ddr_ext_phy_ctrl_15_shdw;
703 	u32 emif_ddr_ext_phy_ctrl_16;
704 	u32 emif_ddr_ext_phy_ctrl_16_shdw;
705 	u32 emif_ddr_ext_phy_ctrl_17;
706 	u32 emif_ddr_ext_phy_ctrl_17_shdw;
707 	u32 emif_ddr_ext_phy_ctrl_18;
708 	u32 emif_ddr_ext_phy_ctrl_18_shdw;
709 	u32 emif_ddr_ext_phy_ctrl_19;
710 	u32 emif_ddr_ext_phy_ctrl_19_shdw;
711 	u32 emif_ddr_ext_phy_ctrl_20;
712 	u32 emif_ddr_ext_phy_ctrl_20_shdw;
713 	u32 emif_ddr_ext_phy_ctrl_21;
714 	u32 emif_ddr_ext_phy_ctrl_21_shdw;
715 	u32 emif_ddr_ext_phy_ctrl_22;
716 	u32 emif_ddr_ext_phy_ctrl_22_shdw;
717 	u32 emif_ddr_ext_phy_ctrl_23;
718 	u32 emif_ddr_ext_phy_ctrl_23_shdw;
719 	u32 emif_ddr_ext_phy_ctrl_24;
720 	u32 emif_ddr_ext_phy_ctrl_24_shdw;
721 	u32 emif_ddr_ext_phy_ctrl_25;
722 	u32 emif_ddr_ext_phy_ctrl_25_shdw;
723 	u32 emif_ddr_ext_phy_ctrl_26;
724 	u32 emif_ddr_ext_phy_ctrl_26_shdw;
725 	u32 emif_ddr_ext_phy_ctrl_27;
726 	u32 emif_ddr_ext_phy_ctrl_27_shdw;
727 	u32 emif_ddr_ext_phy_ctrl_28;
728 	u32 emif_ddr_ext_phy_ctrl_28_shdw;
729 	u32 emif_ddr_ext_phy_ctrl_29;
730 	u32 emif_ddr_ext_phy_ctrl_29_shdw;
731 	u32 emif_ddr_ext_phy_ctrl_30;
732 	u32 emif_ddr_ext_phy_ctrl_30_shdw;
733 	u32 emif_ddr_ext_phy_ctrl_31;
734 	u32 emif_ddr_ext_phy_ctrl_31_shdw;
735 	u32 emif_ddr_ext_phy_ctrl_32;
736 	u32 emif_ddr_ext_phy_ctrl_32_shdw;
737 	u32 emif_ddr_ext_phy_ctrl_33;
738 	u32 emif_ddr_ext_phy_ctrl_33_shdw;
739 	u32 emif_ddr_ext_phy_ctrl_34;
740 	u32 emif_ddr_ext_phy_ctrl_34_shdw;
741 	u32 emif_ddr_ext_phy_ctrl_35;
742 	u32 emif_ddr_ext_phy_ctrl_35_shdw;
743 	union {
744 		u32 emif_ddr_ext_phy_ctrl_36;
745 		u32 emif_ddr_fifo_misaligned_clear_1;
746 	};
747 	union {
748 		u32 emif_ddr_ext_phy_ctrl_36_shdw;
749 		u32 emif_ddr_fifo_misaligned_clear_2;
750 	};
751 };
752 
753 struct dmm_lisa_map_regs {
754 	u32 dmm_lisa_map_0;
755 	u32 dmm_lisa_map_1;
756 	u32 dmm_lisa_map_2;
757 	u32 dmm_lisa_map_3;
758 	u8 is_ma_present;
759 };
760 
761 #define CS0	0
762 #define CS1	1
763 /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
764 #define MAX_LPDDR2_FREQ	400000000	/* 400 MHz */
765 
766 /*
767  * The period of DDR clk is represented as numerator and denominator for
768  * better accuracy in integer based calculations. However, if the numerator
769  * and denominator are very huge there may be chances of overflow in
770  * calculations. So, as a trade-off keep denominator(and consequently
771  * numerator) within a limit sacrificing some accuracy - but not much
772  * If denominator and numerator are already small (such as at 400 MHz)
773  * no adjustment is needed
774  */
775 #define EMIF_PERIOD_DEN_LIMIT	1000
776 /*
777  * Maximum number of different frequencies supported by EMIF driver
778  * Determines the number of entries in the pointer array for register
779  * cache
780  */
781 #define EMIF_MAX_NUM_FREQUENCIES	6
782 /*
783  * Indices into the Addressing Table array.
784  * One entry each for all the different types of devices with different
785  * addressing schemes
786  */
787 #define ADDR_TABLE_INDEX64M	0
788 #define ADDR_TABLE_INDEX128M	1
789 #define ADDR_TABLE_INDEX256M	2
790 #define ADDR_TABLE_INDEX512M	3
791 #define ADDR_TABLE_INDEX1GS4	4
792 #define ADDR_TABLE_INDEX2GS4	5
793 #define ADDR_TABLE_INDEX4G	6
794 #define ADDR_TABLE_INDEX8G	7
795 #define ADDR_TABLE_INDEX1GS2	8
796 #define ADDR_TABLE_INDEX2GS2	9
797 #define ADDR_TABLE_INDEXMAX	10
798 
799 /* Number of Row bits */
800 #define ROW_9  0
801 #define ROW_10 1
802 #define ROW_11 2
803 #define ROW_12 3
804 #define ROW_13 4
805 #define ROW_14 5
806 #define ROW_15 6
807 #define ROW_16 7
808 
809 /* Number of Column bits */
810 #define COL_8   0
811 #define COL_9   1
812 #define COL_10  2
813 #define COL_11  3
814 #define COL_7   4 /*Not supported by OMAP included for completeness */
815 
816 /* Number of Banks*/
817 #define BANKS1 0
818 #define BANKS2 1
819 #define BANKS4 2
820 #define BANKS8 3
821 
822 /* Refresh rate in micro seconds x 10 */
823 #define T_REFI_15_6	156
824 #define T_REFI_7_8	78
825 #define T_REFI_3_9	39
826 
827 #define EBANK_CS1_DIS	0
828 #define EBANK_CS1_EN	1
829 
830 /* Read Latency used by the device at reset */
831 #define RL_BOOT		3
832 /* Read Latency for the highest frequency you want to use */
833 #ifdef CONFIG_OMAP54XX
834 #define RL_FINAL	8
835 #else
836 #define RL_FINAL	6
837 #endif
838 
839 
840 /* Interleaving policies at EMIF level- between banks and Chip Selects */
841 #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING	0
842 #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING	3
843 
844 /*
845  * Interleaving policy to be used
846  * Currently set to MAX interleaving for better performance
847  */
848 #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
849 
850 /* State of the core voltage:
851  * This is important for some parameters such as read idle control and
852  * ZQ calibration timings. Timings are much stricter when voltage ramp
853  * is happening compared to when the voltage is stable.
854  * We need to calculate two sets of values for these parameters and use
855  * them accordingly
856  */
857 #define LPDDR2_VOLTAGE_STABLE	0
858 #define LPDDR2_VOLTAGE_RAMPING	1
859 
860 /* Length of the forced read idle period in terms of cycles */
861 #define EMIF_REG_READ_IDLE_LEN_VAL	5
862 
863 /* Interval between forced 'read idles' */
864 /* To be used when voltage is changed for DPS/DVFS - 1us */
865 #define READ_IDLE_INTERVAL_DVFS		(1*1000)
866 /*
867  * To be used when voltage is not scaled except by Smart Reflex
868  * 50us - or maximum value will do
869  */
870 #define READ_IDLE_INTERVAL_NORMAL	(50*1000)
871 
872 
873 /*
874  * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
875  * be enough. This shoule be enough also in the case when voltage is changing
876  * due to smart-reflex.
877  */
878 #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US	(50*1000)
879 /*
880  * If voltage is changing due to DVFS ZQCS should be performed more
881  * often(every 50us)
882  */
883 #define EMIF_ZQCS_INTERVAL_DVFS_IN_US	50
884 
885 /* The interval between ZQCL commands as a multiple of ZQCS interval */
886 #define REG_ZQ_ZQCL_MULT		4
887 /* The interval between ZQINIT commands as a multiple of ZQCL interval */
888 #define REG_ZQ_ZQINIT_MULT		3
889 /* Enable ZQ Calibration on exiting Self-refresh */
890 #define REG_ZQ_SFEXITEN_ENABLE		1
891 /*
892  * ZQ Calibration simultaneously on both chip-selects:
893  * Needs one calibration resistor per CS
894  * None of the boards that we know of have this capability
895  * So disabled by default
896  */
897 #define REG_ZQ_DUALCALEN_DISABLE	0
898 /*
899  * Enable ZQ Calibration by default on CS0. If we are asked to program
900  * the EMIF there will be something connected to CS0 for sure
901  */
902 #define REG_ZQ_CS0EN_ENABLE		1
903 
904 /* EMIF_PWR_MGMT_CTRL register */
905 /* Low power modes */
906 #define LP_MODE_DISABLE		0
907 #define LP_MODE_CLOCK_STOP	1
908 #define LP_MODE_SELF_REFRESH	2
909 #define LP_MODE_PWR_DN		3
910 
911 /* REG_DPD_EN */
912 #define DPD_DISABLE	0
913 #define DPD_ENABLE	1
914 
915 /* Maximum delay before Low Power Modes */
916 #define REG_CS_TIM		0x0
917 #define REG_SR_TIM		0xF
918 #define REG_PD_TIM		0xF
919 
920 
921 /* EMIF_PWR_MGMT_CTRL register */
922 #define EMIF_PWR_MGMT_CTRL (\
923 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
924 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
925 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
926 	((LP_MODE_SELF_REFRESH << EMIF_REG_LP_MODE_SHIFT)\
927 			& EMIF_REG_LP_MODE_MASK) |\
928 	((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
929 			& EMIF_REG_DPD_EN_MASK))\
930 
931 #define EMIF_PWR_MGMT_CTRL_SHDW (\
932 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
933 			& EMIF_REG_CS_TIM_SHDW_MASK) |\
934 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
935 			& EMIF_REG_SR_TIM_SHDW_MASK) |\
936 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
937 			& EMIF_REG_PD_TIM_SHDW_MASK))
938 
939 /* EMIF_L3_CONFIG register value */
940 #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0	0x0A0000FF
941 #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0	0x0A300000
942 #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0	0x0A500000
943 
944 /*
945  * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
946  * All these fields have magic values dependent on frequency and
947  * determined by PHY and DLL integration with EMIF. Setting the magic
948  * values suggested by hw team.
949  */
950 #define EMIF_DDR_PHY_CTRL_1_BASE_VAL			0x049FF
951 #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ			0x41
952 #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ			0x80
953 #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS	0xFF
954 
955 /*
956 * MR1 value:
957 * Burst length	: 8
958 * Burst type	: sequential
959 * Wrap		: enabled
960 * nWR		: 3(default). EMIF does not do pre-charge.
961 *		: So nWR is don't care
962 */
963 #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3	0x23
964 #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8	0xc3
965 
966 /* MR2 */
967 #define MR2_RL3_WL1			1
968 #define MR2_RL4_WL2			2
969 #define MR2_RL5_WL2			3
970 #define MR2_RL6_WL3			4
971 
972 /* MR10: ZQ calibration codes */
973 #define MR10_ZQ_ZQCS		0x56
974 #define MR10_ZQ_ZQCL		0xAB
975 #define MR10_ZQ_ZQINIT		0xFF
976 #define MR10_ZQ_ZQRESET		0xC3
977 
978 /* TEMP_ALERT_CONFIG */
979 #define TEMP_ALERT_POLL_INTERVAL_MS	360 /* for temp gradient - 5 C/s */
980 #define TEMP_ALERT_CONFIG_DEVCT_1	0
981 #define TEMP_ALERT_CONFIG_DEVWDT_32	2
982 
983 /* MR16 value: refresh full array(no partial array self refresh) */
984 #define MR16_REF_FULL_ARRAY	0
985 
986 /*
987  * Maximum number of entries we keep in our array of timing tables
988  * We need not keep all the speed bins supported by the device
989  * We need to keep timing tables for only the speed bins that we
990  * are interested in
991  */
992 #define MAX_NUM_SPEEDBINS	4
993 
994 /* LPDDR2 Densities */
995 #define LPDDR2_DENSITY_64Mb	0
996 #define LPDDR2_DENSITY_128Mb	1
997 #define LPDDR2_DENSITY_256Mb	2
998 #define LPDDR2_DENSITY_512Mb	3
999 #define LPDDR2_DENSITY_1Gb	4
1000 #define LPDDR2_DENSITY_2Gb	5
1001 #define LPDDR2_DENSITY_4Gb	6
1002 #define LPDDR2_DENSITY_8Gb	7
1003 #define LPDDR2_DENSITY_16Gb	8
1004 #define LPDDR2_DENSITY_32Gb	9
1005 
1006 /* LPDDR2 type */
1007 #define	LPDDR2_TYPE_S4	0
1008 #define	LPDDR2_TYPE_S2	1
1009 #define	LPDDR2_TYPE_NVM	2
1010 
1011 /* LPDDR2 IO width */
1012 #define	LPDDR2_IO_WIDTH_32	0
1013 #define	LPDDR2_IO_WIDTH_16	1
1014 #define	LPDDR2_IO_WIDTH_8	2
1015 
1016 /* Mode register numbers */
1017 #define LPDDR2_MR0	0
1018 #define LPDDR2_MR1	1
1019 #define LPDDR2_MR2	2
1020 #define LPDDR2_MR3	3
1021 #define LPDDR2_MR4	4
1022 #define LPDDR2_MR5	5
1023 #define LPDDR2_MR6	6
1024 #define LPDDR2_MR7	7
1025 #define LPDDR2_MR8	8
1026 #define LPDDR2_MR9	9
1027 #define LPDDR2_MR10	10
1028 #define LPDDR2_MR11	11
1029 #define LPDDR2_MR16	16
1030 #define LPDDR2_MR17	17
1031 #define LPDDR2_MR18	18
1032 
1033 /* MR0 */
1034 #define LPDDR2_MR0_DAI_SHIFT	0
1035 #define LPDDR2_MR0_DAI_MASK	1
1036 #define LPDDR2_MR0_DI_SHIFT	1
1037 #define LPDDR2_MR0_DI_MASK	(1 << 1)
1038 #define LPDDR2_MR0_DNVI_SHIFT	2
1039 #define LPDDR2_MR0_DNVI_MASK	(1 << 2)
1040 
1041 /* MR4 */
1042 #define MR4_SDRAM_REF_RATE_SHIFT	0
1043 #define MR4_SDRAM_REF_RATE_MASK		7
1044 #define MR4_TUF_SHIFT			7
1045 #define MR4_TUF_MASK			(1 << 7)
1046 
1047 /* MR4 SDRAM Refresh Rate field values */
1048 #define SDRAM_TEMP_LESS_LOW_SHUTDOWN			0x0
1049 #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS		0x1
1050 #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS		0x2
1051 #define SDRAM_TEMP_NOMINAL				0x3
1052 #define SDRAM_TEMP_RESERVED_4				0x4
1053 #define SDRAM_TEMP_HIGH_DERATE_REFRESH			0x5
1054 #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS	0x6
1055 #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN			0x7
1056 
1057 #define LPDDR2_MANUFACTURER_SAMSUNG	1
1058 #define LPDDR2_MANUFACTURER_QIMONDA	2
1059 #define LPDDR2_MANUFACTURER_ELPIDA	3
1060 #define LPDDR2_MANUFACTURER_ETRON	4
1061 #define LPDDR2_MANUFACTURER_NANYA	5
1062 #define LPDDR2_MANUFACTURER_HYNIX	6
1063 #define LPDDR2_MANUFACTURER_MOSEL	7
1064 #define LPDDR2_MANUFACTURER_WINBOND	8
1065 #define LPDDR2_MANUFACTURER_ESMT	9
1066 #define LPDDR2_MANUFACTURER_SPANSION 11
1067 #define LPDDR2_MANUFACTURER_SST		12
1068 #define LPDDR2_MANUFACTURER_ZMOS	13
1069 #define LPDDR2_MANUFACTURER_INTEL	14
1070 #define LPDDR2_MANUFACTURER_NUMONYX	254
1071 #define LPDDR2_MANUFACTURER_MICRON	255
1072 
1073 /* MR8 register fields */
1074 #define MR8_TYPE_SHIFT		0x0
1075 #define MR8_TYPE_MASK		0x3
1076 #define MR8_DENSITY_SHIFT	0x2
1077 #define MR8_DENSITY_MASK	(0xF << 0x2)
1078 #define MR8_IO_WIDTH_SHIFT	0x6
1079 #define MR8_IO_WIDTH_MASK	(0x3 << 0x6)
1080 
1081 /* SDRAM TYPE */
1082 #define EMIF_SDRAM_TYPE_DDR2	0x2
1083 #define EMIF_SDRAM_TYPE_DDR3	0x3
1084 #define EMIF_SDRAM_TYPE_LPDDR2	0x4
1085 
1086 struct lpddr2_addressing {
1087 	u8	num_banks;
1088 	u8	t_REFI_us_x10;
1089 	u8	row_sz[2]; /* One entry each for x32 and x16 */
1090 	u8	col_sz[2]; /* One entry each for x32 and x16 */
1091 };
1092 
1093 /* Structure for timings from the DDR datasheet */
1094 struct lpddr2_ac_timings {
1095 	u32 max_freq;
1096 	u8 RL;
1097 	u8 tRPab;
1098 	u8 tRCD;
1099 	u8 tWR;
1100 	u8 tRASmin;
1101 	u8 tRRD;
1102 	u8 tWTRx2;
1103 	u8 tXSR;
1104 	u8 tXPx2;
1105 	u8 tRFCab;
1106 	u8 tRTPx2;
1107 	u8 tCKE;
1108 	u8 tCKESR;
1109 	u8 tZQCS;
1110 	u32 tZQCL;
1111 	u32 tZQINIT;
1112 	u8 tDQSCKMAXx2;
1113 	u8 tRASmax;
1114 	u8 tFAW;
1115 
1116 };
1117 
1118 /*
1119  * Min tCK values for some of the parameters:
1120  * If the calculated clock cycles for the respective parameter is
1121  * less than the corresponding min tCK value, we need to set the min
1122  * tCK value. This may happen at lower frequencies.
1123  */
1124 struct lpddr2_min_tck {
1125 	u32 tRL;
1126 	u32 tRP_AB;
1127 	u32 tRCD;
1128 	u32 tWR;
1129 	u32 tRAS_MIN;
1130 	u32 tRRD;
1131 	u32 tWTR;
1132 	u32 tXP;
1133 	u32 tRTP;
1134 	u8  tCKE;
1135 	u32 tCKESR;
1136 	u32 tFAW;
1137 };
1138 
1139 struct lpddr2_device_details {
1140 	u8	type;
1141 	u8	density;
1142 	u8	io_width;
1143 	u8	manufacturer;
1144 };
1145 
1146 struct lpddr2_device_timings {
1147 	const struct lpddr2_ac_timings **ac_timings;
1148 	const struct lpddr2_min_tck *min_tck;
1149 };
1150 
1151 /* Details of the devices connected to each chip-select of an EMIF instance */
1152 struct emif_device_details {
1153 	const struct lpddr2_device_details *cs0_device_details;
1154 	const struct lpddr2_device_details *cs1_device_details;
1155 	const struct lpddr2_device_timings *cs0_device_timings;
1156 	const struct lpddr2_device_timings *cs1_device_timings;
1157 };
1158 
1159 /*
1160  * Structure containing shadow of important registers in EMIF
1161  * The calculation function fills in this structure to be later used for
1162  * initialization and DVFS
1163  */
1164 struct emif_regs {
1165 	u32 freq;
1166 	u32 sdram_config_init;
1167 	u32 sdram_config;
1168 	u32 sdram_config2;
1169 	u32 ref_ctrl;
1170 	u32 ref_ctrl_final;
1171 	u32 sdram_tim1;
1172 	u32 sdram_tim2;
1173 	u32 sdram_tim3;
1174 	u32 ocp_config;
1175 	u32 read_idle_ctrl;
1176 	u32 zq_config;
1177 	u32 temp_alert_config;
1178 	u32 emif_ddr_phy_ctlr_1_init;
1179 	u32 emif_ddr_phy_ctlr_1;
1180 	u32 emif_ddr_ext_phy_ctrl_1;
1181 	u32 emif_ddr_ext_phy_ctrl_2;
1182 	u32 emif_ddr_ext_phy_ctrl_3;
1183 	u32 emif_ddr_ext_phy_ctrl_4;
1184 	u32 emif_ddr_ext_phy_ctrl_5;
1185 	u32 emif_rd_wr_lvl_rmp_win;
1186 	u32 emif_rd_wr_lvl_rmp_ctl;
1187 	u32 emif_rd_wr_lvl_ctl;
1188 	u32 emif_rd_wr_exec_thresh;
1189 	u32 emif_prio_class_serv_map;
1190 	u32 emif_connect_id_serv_1_map;
1191 	u32 emif_connect_id_serv_2_map;
1192 	u32 emif_cos_config;
1193 };
1194 
1195 struct lpddr2_mr_regs {
1196 	s8 mr1;
1197 	s8 mr2;
1198 	s8 mr3;
1199 	s8 mr10;
1200 	s8 mr16;
1201 };
1202 
1203 struct read_write_regs {
1204 	u32 read_reg;
1205 	u32 write_reg;
1206 };
1207 
1208 static inline u32 get_emif_rev(u32 base)
1209 {
1210 	struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
1211 
1212 	return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK)
1213 		>> EMIF_REG_MAJOR_REVISION_SHIFT;
1214 }
1215 
1216 /*
1217  * Get SDRAM type connected to EMIF.
1218  * Assuming similar SDRAM parts are connected to both EMIF's
1219  * which is typically the case. So it is sufficient to get
1220  * SDRAM type from EMIF1.
1221  */
1222 static inline u32 emif_sdram_type(u32 sdram_config)
1223 {
1224 	return (sdram_config & EMIF_REG_SDRAM_TYPE_MASK)
1225 	       >> EMIF_REG_SDRAM_TYPE_SHIFT;
1226 }
1227 
1228 /* assert macros */
1229 #if defined(DEBUG)
1230 #define emif_assert(c)	({ if (!(c)) for (;;); })
1231 #else
1232 #define emif_assert(c)	({ if (0) hang(); })
1233 #endif
1234 
1235 #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1236 void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
1237 void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
1238 #else
1239 struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
1240 			struct lpddr2_device_details *lpddr2_dev_details);
1241 void emif_get_device_timings(u32 emif_nr,
1242 		const struct lpddr2_device_timings **cs0_device_timings,
1243 		const struct lpddr2_device_timings **cs1_device_timings);
1244 #endif
1245 
1246 void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
1247 void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
1248 
1249 #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1250 extern u32 *const T_num;
1251 extern u32 *const T_den;
1252 #endif
1253 
1254 void config_data_eye_leveling_samples(u32 emif_base);
1255 const struct read_write_regs *get_bug_regs(u32 *iterations);
1256 #endif
1257