xref: /openbmc/u-boot/arch/arm/include/asm/armv7.h (revision 16437a19)
1 /*
2  * (C) Copyright 2010
3  * Texas Instruments, <www.ti.com>
4  * Aneesh V <aneesh@ti.com>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 #ifndef ARMV7_H
9 #define ARMV7_H
10 
11 /* Cortex-A9 revisions */
12 #define MIDR_CORTEX_A9_R0P1	0x410FC091
13 #define MIDR_CORTEX_A9_R1P2	0x411FC092
14 #define MIDR_CORTEX_A9_R1P3	0x411FC093
15 #define MIDR_CORTEX_A9_R2P10	0x412FC09A
16 
17 /* Cortex-A15 revisions */
18 #define MIDR_CORTEX_A15_R0P0	0x410FC0F0
19 #define MIDR_CORTEX_A15_R2P2	0x412FC0F2
20 
21 /* Cortex-A7 revisions */
22 #define MIDR_CORTEX_A7_R0P0	0x410FC070
23 
24 #define MIDR_PRIMARY_PART_MASK	0xFF0FFFF0
25 
26 /* ID_PFR1 feature fields */
27 #define CPUID_ARM_SEC_SHIFT		4
28 #define CPUID_ARM_SEC_MASK		(0xF << CPUID_ARM_SEC_SHIFT)
29 #define CPUID_ARM_VIRT_SHIFT		12
30 #define CPUID_ARM_VIRT_MASK		(0xF << CPUID_ARM_VIRT_SHIFT)
31 #define CPUID_ARM_GENTIMER_SHIFT	16
32 #define CPUID_ARM_GENTIMER_MASK		(0xF << CPUID_ARM_GENTIMER_SHIFT)
33 
34 /* valid bits in CBAR register / PERIPHBASE value */
35 #define CBAR_MASK			0xFFFF8000
36 
37 /* CCSIDR */
38 #define CCSIDR_LINE_SIZE_OFFSET		0
39 #define CCSIDR_LINE_SIZE_MASK		0x7
40 #define CCSIDR_ASSOCIATIVITY_OFFSET	3
41 #define CCSIDR_ASSOCIATIVITY_MASK	(0x3FF << 3)
42 #define CCSIDR_NUM_SETS_OFFSET		13
43 #define CCSIDR_NUM_SETS_MASK		(0x7FFF << 13)
44 
45 /*
46  * Values for InD field in CSSELR
47  * Selects the type of cache
48  */
49 #define ARMV7_CSSELR_IND_DATA_UNIFIED	0
50 #define ARMV7_CSSELR_IND_INSTRUCTION	1
51 
52 /* Values for Ctype fields in CLIDR */
53 #define ARMV7_CLIDR_CTYPE_NO_CACHE		0
54 #define ARMV7_CLIDR_CTYPE_INSTRUCTION_ONLY	1
55 #define ARMV7_CLIDR_CTYPE_DATA_ONLY		2
56 #define ARMV7_CLIDR_CTYPE_INSTRUCTION_DATA	3
57 #define ARMV7_CLIDR_CTYPE_UNIFIED		4
58 
59 #ifndef __ASSEMBLY__
60 #include <linux/types.h>
61 
62 /*
63  * CP15 Barrier instructions
64  * Please note that we have separate barrier instructions in ARMv7
65  * However, we use the CP15 based instructtions because we use
66  * -march=armv5 in U-Boot
67  */
68 #define CP15ISB	asm volatile ("mcr     p15, 0, %0, c7, c5, 4" : : "r" (0))
69 #define CP15DSB	asm volatile ("mcr     p15, 0, %0, c7, c10, 4" : : "r" (0))
70 #define CP15DMB	asm volatile ("mcr     p15, 0, %0, c7, c10, 5" : : "r" (0))
71 
72 void v7_outer_cache_enable(void);
73 void v7_outer_cache_disable(void);
74 void v7_outer_cache_flush_all(void);
75 void v7_outer_cache_inval_all(void);
76 void v7_outer_cache_flush_range(u32 start, u32 end);
77 void v7_outer_cache_inval_range(u32 start, u32 end);
78 
79 #if defined(CONFIG_ARMV7_NONSEC) || defined(CONFIG_ARMV7_VIRT)
80 
81 int armv7_init_nonsec(void);
82 int armv7_update_dt(void *fdt);
83 bool armv7_boot_nonsec(void);
84 
85 /* defined in assembly file */
86 unsigned int _nonsec_init(void);
87 void _do_nonsec_entry(void *target_pc, unsigned long r0,
88 		      unsigned long r1, unsigned long r2);
89 void _smp_pen(void);
90 
91 extern char __secure_start[];
92 extern char __secure_end[];
93 
94 #endif /* CONFIG_ARMV7_NONSEC || CONFIG_ARMV7_VIRT */
95 
96 #endif /* ! __ASSEMBLY__ */
97 
98 #endif
99