1e24ea55cSIan Campbell /*
2e24ea55cSIan Campbell  * (C) Copyright 2007-2011
3e24ea55cSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
4e24ea55cSIan Campbell  * Aaron <leafy.myeh@allwinnertech.com>
5e24ea55cSIan Campbell  *
6e24ea55cSIan Campbell  * MMC register definition for allwinner sunxi platform.
7e24ea55cSIan Campbell  *
8e24ea55cSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
9e24ea55cSIan Campbell  */
10e24ea55cSIan Campbell 
11e24ea55cSIan Campbell #ifndef _SUNXI_MMC_H
12e24ea55cSIan Campbell #define _SUNXI_MMC_H
13e24ea55cSIan Campbell 
14e24ea55cSIan Campbell #include <linux/types.h>
15e24ea55cSIan Campbell 
16e24ea55cSIan Campbell struct sunxi_mmc {
17e24ea55cSIan Campbell 	u32 gctrl;		/* 0x00 global control */
18e24ea55cSIan Campbell 	u32 clkcr;		/* 0x04 clock control */
19e24ea55cSIan Campbell 	u32 timeout;		/* 0x08 time out */
20e24ea55cSIan Campbell 	u32 width;		/* 0x0c bus width */
21e24ea55cSIan Campbell 	u32 blksz;		/* 0x10 block size */
22e24ea55cSIan Campbell 	u32 bytecnt;		/* 0x14 byte count */
23e24ea55cSIan Campbell 	u32 cmd;		/* 0x18 command */
24e24ea55cSIan Campbell 	u32 arg;		/* 0x1c argument */
25e24ea55cSIan Campbell 	u32 resp0;		/* 0x20 response 0 */
26e24ea55cSIan Campbell 	u32 resp1;		/* 0x24 response 1 */
27e24ea55cSIan Campbell 	u32 resp2;		/* 0x28 response 2 */
28e24ea55cSIan Campbell 	u32 resp3;		/* 0x2c response 3 */
29e24ea55cSIan Campbell 	u32 imask;		/* 0x30 interrupt mask */
30e24ea55cSIan Campbell 	u32 mint;		/* 0x34 masked interrupt status */
31e24ea55cSIan Campbell 	u32 rint;		/* 0x38 raw interrupt status */
32e24ea55cSIan Campbell 	u32 status;		/* 0x3c status */
33e24ea55cSIan Campbell 	u32 ftrglevel;		/* 0x40 FIFO threshold watermark*/
34e24ea55cSIan Campbell 	u32 funcsel;		/* 0x44 function select */
35e24ea55cSIan Campbell 	u32 cbcr;		/* 0x48 CIU byte count */
36e24ea55cSIan Campbell 	u32 bbcr;		/* 0x4c BIU byte count */
37e24ea55cSIan Campbell 	u32 dbgc;		/* 0x50 debug enable */
38*de9b1771SMaxime Ripard 	u32 res0;		/* 0x54 reserved */
39*de9b1771SMaxime Ripard 	u32 a12a;		/* 0x58 Auto command 12 argument */
40*de9b1771SMaxime Ripard 	u32 ntsr;		/* 0x5c	New timing set register */
41*de9b1771SMaxime Ripard 	u32 res1[8];
42e24ea55cSIan Campbell 	u32 dmac;		/* 0x80 internal DMA control */
43e24ea55cSIan Campbell 	u32 dlba;		/* 0x84 internal DMA descr list base address */
44e24ea55cSIan Campbell 	u32 idst;		/* 0x88 internal DMA status */
45e24ea55cSIan Campbell 	u32 idie;		/* 0x8c internal DMA interrupt enable */
46e24ea55cSIan Campbell 	u32 chda;		/* 0x90 */
47e24ea55cSIan Campbell 	u32 cbda;		/* 0x94 */
48*de9b1771SMaxime Ripard 	u32 res2[26];
4944d8ae5bSHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I
50*de9b1771SMaxime Ripard 	u32 res3[64];
511d1bd42eSHans de Goede #endif
52daf22636SHans de Goede 	u32 fifo;		/* 0x100 / 0x200 FIFO access address */
53e24ea55cSIan Campbell };
54e24ea55cSIan Campbell 
55e24ea55cSIan Campbell #define SUNXI_MMC_CLK_POWERSAVE		(0x1 << 17)
56e24ea55cSIan Campbell #define SUNXI_MMC_CLK_ENABLE		(0x1 << 16)
57e24ea55cSIan Campbell #define SUNXI_MMC_CLK_DIVIDER_MASK	(0xff)
58e24ea55cSIan Campbell 
59e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_SOFT_RESET	(0x1 << 0)
60e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_FIFO_RESET	(0x1 << 1)
61e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_DMA_RESET	(0x1 << 2)
62e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_RESET		(SUNXI_MMC_GCTRL_SOFT_RESET|\
63e24ea55cSIan Campbell 					 SUNXI_MMC_GCTRL_FIFO_RESET|\
64e24ea55cSIan Campbell 					 SUNXI_MMC_GCTRL_DMA_RESET)
65e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_DMA_ENABLE	(0x1 << 5)
66e24ea55cSIan Campbell #define SUNXI_MMC_GCTRL_ACCESS_BY_AHB   (0x1 << 31)
67e24ea55cSIan Campbell 
68e24ea55cSIan Campbell #define SUNXI_MMC_CMD_RESP_EXPIRE	(0x1 << 6)
69e24ea55cSIan Campbell #define SUNXI_MMC_CMD_LONG_RESPONSE	(0x1 << 7)
70e24ea55cSIan Campbell #define SUNXI_MMC_CMD_CHK_RESPONSE_CRC	(0x1 << 8)
71e24ea55cSIan Campbell #define SUNXI_MMC_CMD_DATA_EXPIRE	(0x1 << 9)
72e24ea55cSIan Campbell #define SUNXI_MMC_CMD_WRITE		(0x1 << 10)
73e24ea55cSIan Campbell #define SUNXI_MMC_CMD_AUTO_STOP		(0x1 << 12)
74e24ea55cSIan Campbell #define SUNXI_MMC_CMD_WAIT_PRE_OVER	(0x1 << 13)
75e24ea55cSIan Campbell #define SUNXI_MMC_CMD_SEND_INIT_SEQ	(0x1 << 15)
76e24ea55cSIan Campbell #define SUNXI_MMC_CMD_UPCLK_ONLY	(0x1 << 21)
77e24ea55cSIan Campbell #define SUNXI_MMC_CMD_START		(0x1 << 31)
78e24ea55cSIan Campbell 
79e24ea55cSIan Campbell #define SUNXI_MMC_RINT_RESP_ERROR		(0x1 << 1)
80e24ea55cSIan Campbell #define SUNXI_MMC_RINT_COMMAND_DONE		(0x1 << 2)
81e24ea55cSIan Campbell #define SUNXI_MMC_RINT_DATA_OVER		(0x1 << 3)
82e24ea55cSIan Campbell #define SUNXI_MMC_RINT_TX_DATA_REQUEST		(0x1 << 4)
83e24ea55cSIan Campbell #define SUNXI_MMC_RINT_RX_DATA_REQUEST		(0x1 << 5)
84e24ea55cSIan Campbell #define SUNXI_MMC_RINT_RESP_CRC_ERROR		(0x1 << 6)
85e24ea55cSIan Campbell #define SUNXI_MMC_RINT_DATA_CRC_ERROR		(0x1 << 7)
86e24ea55cSIan Campbell #define SUNXI_MMC_RINT_RESP_TIMEOUT		(0x1 << 8)
87e24ea55cSIan Campbell #define SUNXI_MMC_RINT_DATA_TIMEOUT		(0x1 << 9)
88e24ea55cSIan Campbell #define SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE	(0x1 << 10)
89e24ea55cSIan Campbell #define SUNXI_MMC_RINT_FIFO_RUN_ERROR		(0x1 << 11)
90e24ea55cSIan Campbell #define SUNXI_MMC_RINT_HARD_WARE_LOCKED		(0x1 << 12)
91e24ea55cSIan Campbell #define SUNXI_MMC_RINT_START_BIT_ERROR		(0x1 << 13)
92e24ea55cSIan Campbell #define SUNXI_MMC_RINT_AUTO_COMMAND_DONE	(0x1 << 14)
93e24ea55cSIan Campbell #define SUNXI_MMC_RINT_END_BIT_ERROR		(0x1 << 15)
94e24ea55cSIan Campbell #define SUNXI_MMC_RINT_SDIO_INTERRUPT		(0x1 << 16)
95e24ea55cSIan Campbell #define SUNXI_MMC_RINT_CARD_INSERT		(0x1 << 30)
96e24ea55cSIan Campbell #define SUNXI_MMC_RINT_CARD_REMOVE		(0x1 << 31)
97e24ea55cSIan Campbell #define SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT      \
98e24ea55cSIan Campbell 	(SUNXI_MMC_RINT_RESP_ERROR |		\
99e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_RESP_CRC_ERROR |	\
100e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_DATA_CRC_ERROR |	\
101e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_RESP_TIMEOUT |		\
102e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_DATA_TIMEOUT |		\
103e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE |	\
104e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_FIFO_RUN_ERROR |	\
105e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_HARD_WARE_LOCKED |	\
106e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_START_BIT_ERROR |	\
107e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_END_BIT_ERROR) /* 0xbfc2 */
108e24ea55cSIan Campbell #define SUNXI_MMC_RINT_INTERRUPT_DONE_BIT	\
109e24ea55cSIan Campbell 	(SUNXI_MMC_RINT_AUTO_COMMAND_DONE |	\
110e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_DATA_OVER |		\
111e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_COMMAND_DONE |		\
112e24ea55cSIan Campbell 	 SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE)
113e24ea55cSIan Campbell 
114e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_RXWL_FLAG		(0x1 << 0)
115e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_TXWL_FLAG		(0x1 << 1)
116e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_FIFO_EMPTY		(0x1 << 2)
117e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_FIFO_FULL		(0x1 << 3)
118e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_CARD_PRESENT		(0x1 << 8)
119e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_CARD_DATA_BUSY		(0x1 << 9)
120e24ea55cSIan Campbell #define SUNXI_MMC_STATUS_DATA_FSM_BUSY		(0x1 << 10)
121e24ea55cSIan Campbell 
122*de9b1771SMaxime Ripard #define SUNXI_MMC_NTSR_MODE_SEL_NEW		(0x1 << 31)
123*de9b1771SMaxime Ripard 
124e24ea55cSIan Campbell #define SUNXI_MMC_IDMAC_RESET		(0x1 << 0)
125e24ea55cSIan Campbell #define SUNXI_MMC_IDMAC_FIXBURST	(0x1 << 1)
126e24ea55cSIan Campbell #define SUNXI_MMC_IDMAC_ENABLE		(0x1 << 7)
127e24ea55cSIan Campbell 
128e24ea55cSIan Campbell #define SUNXI_MMC_IDIE_TXIRQ		(0x1 << 0)
129e24ea55cSIan Campbell #define SUNXI_MMC_IDIE_RXIRQ		(0x1 << 1)
130e24ea55cSIan Campbell 
131daf22636SHans de Goede #define SUNXI_MMC_COMMON_CLK_GATE		(1 << 16)
132daf22636SHans de Goede #define SUNXI_MMC_COMMON_RESET			(1 << 18)
133daf22636SHans de Goede 
134e79c7c88SHans de Goede struct mmc *sunxi_mmc_init(int sdc_no);
135e24ea55cSIan Campbell #endif /* _SUNXI_MMC_H */
136