1 /*
2  * (C) Copyright 2010
3  * Texas Instruments, <www.ti.com>
4  *
5  * Authors:
6  *	Aneesh V <aneesh@ti.com>
7  *	Sricharan R <r.sricharan@ti.com>
8  *
9  * SPDX-License-Identifier:	GPL-2.0+
10  */
11 
12 #ifndef _OMAP5_H_
13 #define _OMAP5_H_
14 
15 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
16 #include <asm/types.h>
17 #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
18 
19 /*
20  * L4 Peripherals - L4 Wakeup and L4 Core now
21  */
22 #define OMAP54XX_L4_CORE_BASE	0x4A000000
23 #define OMAP54XX_L4_WKUP_BASE	0x4Ae00000
24 #define OMAP54XX_L4_PER_BASE	0x48000000
25 
26 #define OMAP54XX_DRAM_ADDR_SPACE_START	0x80000000
27 #define OMAP54XX_DRAM_ADDR_SPACE_END	0xFFFFFFFF
28 #define DRAM_ADDR_SPACE_START	OMAP54XX_DRAM_ADDR_SPACE_START
29 #define DRAM_ADDR_SPACE_END	OMAP54XX_DRAM_ADDR_SPACE_END
30 
31 /* CONTROL ID CODE */
32 #define CONTROL_CORE_ID_CODE	0x4A002204
33 #define CONTROL_WKUP_ID_CODE	0x4AE0C204
34 
35 #ifdef CONFIG_DRA7XX
36 #define CONTROL_ID_CODE		CONTROL_WKUP_ID_CODE
37 #else
38 #define CONTROL_ID_CODE		CONTROL_CORE_ID_CODE
39 #endif
40 
41 /* To be verified */
42 #define OMAP5430_CONTROL_ID_CODE_ES1_0		0x0B94202F
43 #define OMAP5430_CONTROL_ID_CODE_ES2_0          0x1B94202F
44 #define OMAP5432_CONTROL_ID_CODE_ES1_0		0x0B99802F
45 #define OMAP5432_CONTROL_ID_CODE_ES2_0          0x1B99802F
46 #define DRA752_CONTROL_ID_CODE_ES1_0		0x0B99002F
47 #define DRA752_CONTROL_ID_CODE_ES1_1		0x1B99002F
48 
49 /* UART */
50 #define UART1_BASE		(OMAP54XX_L4_PER_BASE + 0x6a000)
51 #define UART2_BASE		(OMAP54XX_L4_PER_BASE + 0x6c000)
52 #define UART3_BASE		(OMAP54XX_L4_PER_BASE + 0x20000)
53 
54 /* General Purpose Timers */
55 #define GPT1_BASE		(OMAP54XX_L4_WKUP_BASE + 0x18000)
56 #define GPT2_BASE		(OMAP54XX_L4_PER_BASE  + 0x32000)
57 #define GPT3_BASE		(OMAP54XX_L4_PER_BASE  + 0x34000)
58 
59 /* Watchdog Timer2 - MPU watchdog */
60 #define WDT2_BASE		(OMAP54XX_L4_WKUP_BASE + 0x14000)
61 
62 /* GPMC */
63 #define OMAP54XX_GPMC_BASE	0x50000000
64 
65 /* QSPI */
66 #define QSPI_BASE		0x4B300000
67 
68 /* SATA */
69 #define DWC_AHSATA_BASE		0x4A140000
70 
71 /*
72  * Hardware Register Details
73  */
74 
75 /* Watchdog Timer */
76 #define WD_UNLOCK1		0xAAAA
77 #define WD_UNLOCK2		0x5555
78 
79 /* GP Timer */
80 #define TCLR_ST			(0x1 << 0)
81 #define TCLR_AR			(0x1 << 1)
82 #define TCLR_PRE		(0x1 << 5)
83 
84 /* Control Module */
85 #define LDOSRAM_ACTMODE_VSET_IN_MASK	(0x1F << 5)
86 #define LDOSRAM_VOLT_CTRL_OVERRIDE	0x0401040f
87 #define CONTROL_EFUSE_1_OVERRIDE	0x1C4D0110
88 #define CONTROL_EFUSE_2_OVERRIDE	0x00084000
89 
90 /* LPDDR2 IO regs */
91 #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN	0x1C1C1C1C
92 #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER	0x9E9E9E9E
93 #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN	0x7C7C7C7C
94 #define LPDDR2IO_GR10_WD_MASK				(3 << 17)
95 #define CONTROL_LPDDR2IO_3_VAL		0xA0888C00
96 
97 /* CONTROL_EFUSE_2 */
98 #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1		0x00ffc000
99 
100 #define SDCARD_BIAS_PWRDNZ				(1 << 27)
101 #define SDCARD_PWRDNZ					(1 << 26)
102 #define SDCARD_BIAS_HIZ_MODE				(1 << 25)
103 #define SDCARD_PBIASLITE_VMODE				(1 << 21)
104 
105 #ifndef __ASSEMBLY__
106 
107 struct s32ktimer {
108 	unsigned char res[0x10];
109 	unsigned int s32k_cr;	/* 0x10 */
110 };
111 
112 #define DEVICE_TYPE_SHIFT 0x6
113 #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
114 #define DEVICE_GP 0x3
115 
116 /* Output impedance control */
117 #define ds_120_ohm	0x0
118 #define ds_60_ohm	0x1
119 #define ds_45_ohm	0x2
120 #define ds_30_ohm	0x3
121 #define ds_mask		0x3
122 
123 /* Slew rate control */
124 #define sc_slow		0x0
125 #define sc_medium	0x1
126 #define sc_fast		0x2
127 #define sc_na		0x3
128 #define sc_mask		0x3
129 
130 /* Target capacitance control */
131 #define lb_5_12_pf	0x0
132 #define lb_12_25_pf	0x1
133 #define lb_25_50_pf	0x2
134 #define lb_50_80_pf	0x3
135 #define lb_mask		0x3
136 
137 #define usb_i_mask	0x7
138 
139 #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN   0x80828082
140 #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
141 #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
142 #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
143 #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
144 
145 #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL	0x7C7C7C6C
146 #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL	0x64646464
147 #define DDR_IO_0_VREF_CELLS_DDR3_VALUE				0xBAE8C631
148 #define DDR_IO_1_VREF_CELLS_DDR3_VALUE				0xBC6318DC
149 #define DDR_IO_2_VREF_CELLS_DDR3_VALUE				0x0
150 
151 #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C
152 #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64646464
153 #define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631
154 #define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xBC6318DC
155 #define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000
156 
157 #define EFUSE_1 0x45145100
158 #define EFUSE_2 0x45145100
159 #define EFUSE_3 0x45145100
160 #define EFUSE_4 0x45145100
161 #endif /* __ASSEMBLY__ */
162 
163 /*
164  * In all cases, the TRM defines the RAM Memory Map for the processor
165  * and indicates the area for the downloaded image.  We use all of that
166  * space for download and once up and running may use other parts of the
167  * map for our needs.  We set a scratch space that is at the end of the
168  * OMAP5 download area, but within the DRA7xx download area (as it is
169  * much larger) and do not, at this time, make use of the additional
170  * space.
171  */
172 #ifdef CONFIG_DRA7XX
173 #define NON_SECURE_SRAM_START	0x40300000
174 #define NON_SECURE_SRAM_END	0x40380000	/* Not inclusive */
175 #else
176 #define NON_SECURE_SRAM_START	0x40300000
177 #define NON_SECURE_SRAM_END	0x40320000	/* Not inclusive */
178 #endif
179 #define SRAM_SCRATCH_SPACE_ADDR	0x4031E000
180 
181 /* base address for indirect vectors (internal boot mode) */
182 #define SRAM_ROM_VECT_BASE	0x4031F000
183 
184 /* CONTROL_SRCOMP_XXX_SIDE */
185 #define OVERRIDE_XS_SHIFT		30
186 #define OVERRIDE_XS_MASK		(1 << 30)
187 #define SRCODE_READ_XS_SHIFT		12
188 #define SRCODE_READ_XS_MASK		(0xff << 12)
189 #define PWRDWN_XS_SHIFT			11
190 #define PWRDWN_XS_MASK			(1 << 11)
191 #define DIVIDE_FACTOR_XS_SHIFT		4
192 #define DIVIDE_FACTOR_XS_MASK		(0x7f << 4)
193 #define MULTIPLY_FACTOR_XS_SHIFT	1
194 #define MULTIPLY_FACTOR_XS_MASK		(0x7 << 1)
195 #define SRCODE_OVERRIDE_SEL_XS_SHIFT	0
196 #define SRCODE_OVERRIDE_SEL_XS_MASK	(1 << 0)
197 
198 /* ABB settings */
199 #define OMAP_ABB_SETTLING_TIME		50
200 #define OMAP_ABB_CLOCK_CYCLES		16
201 
202 /* ABB tranxdone mask */
203 #define OMAP_ABB_MPU_TXDONE_MASK		(0x1 << 7)
204 
205 /* ABB efuse masks */
206 #define OMAP5_ABB_FUSE_VSET_MASK		(0x1F << 24)
207 #define OMAP5_ABB_FUSE_ENABLE_MASK		(0x1 << 29)
208 #define DRA7_ABB_FUSE_VSET_MASK			(0x1F << 20)
209 #define DRA7_ABB_FUSE_ENABLE_MASK		(0x1 << 25)
210 #define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK	(0x1 << 10)
211 #define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK	(0x1f << 0)
212 
213 /* IO Delay module defines */
214 #define CFG_IO_DELAY_BASE		0x4844A000
215 #define CFG_IO_DELAY_LOCK		(CFG_IO_DELAY_BASE + 0x02C)
216 
217 /* CPSW IO Delay registers*/
218 #define CFG_RGMII0_TXCTL		(CFG_IO_DELAY_BASE + 0x74C)
219 #define CFG_RGMII0_TXD0			(CFG_IO_DELAY_BASE + 0x758)
220 #define CFG_RGMII0_TXD1			(CFG_IO_DELAY_BASE + 0x764)
221 #define CFG_RGMII0_TXD2			(CFG_IO_DELAY_BASE + 0x770)
222 #define CFG_RGMII0_TXD3			(CFG_IO_DELAY_BASE + 0x77C)
223 #define CFG_VIN2A_D13			(CFG_IO_DELAY_BASE + 0xA7C)
224 #define CFG_VIN2A_D17			(CFG_IO_DELAY_BASE + 0xAAC)
225 #define CFG_VIN2A_D16			(CFG_IO_DELAY_BASE + 0xAA0)
226 #define CFG_VIN2A_D15			(CFG_IO_DELAY_BASE + 0xA94)
227 #define CFG_VIN2A_D14			(CFG_IO_DELAY_BASE + 0xA88)
228 
229 #define CFG_IO_DELAY_UNLOCK_KEY		0x0000AAAA
230 #define CFG_IO_DELAY_LOCK_KEY		0x0000AAAB
231 #define CFG_IO_DELAY_ACCESS_PATTERN	0x00029000
232 #define CFG_IO_DELAY_LOCK_MASK		0x400
233 
234 #ifndef __ASSEMBLY__
235 struct srcomp_params {
236 	s8 divide_factor;
237 	s8 multiply_factor;
238 };
239 
240 struct ctrl_ioregs {
241 	u32 ctrl_ddrch;
242 	u32 ctrl_lpddr2ch;
243 	u32 ctrl_ddr3ch;
244 	u32 ctrl_ddrio_0;
245 	u32 ctrl_ddrio_1;
246 	u32 ctrl_ddrio_2;
247 	u32 ctrl_emif_sdram_config_ext;
248 	u32 ctrl_emif_sdram_config_ext_final;
249 	u32 ctrl_ddr_ctrl_ext_0;
250 };
251 
252 struct io_delay {
253 	u32 addr;
254 	u32 dly;
255 };
256 #endif /* __ASSEMBLY__ */
257 #endif
258