1 /*
2  * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
8 #define __ASM_ARCH_MX6_IMX_REGS_H__
9 
10 #define ARCH_MXC
11 
12 #define ROMCP_ARB_BASE_ADDR             0x00000000
13 #define ROMCP_ARB_END_ADDR              0x000FFFFF
14 
15 #ifdef CONFIG_MX6SL
16 #define GPU_2D_ARB_BASE_ADDR            0x02200000
17 #define GPU_2D_ARB_END_ADDR             0x02203FFF
18 #define OPENVG_ARB_BASE_ADDR            0x02204000
19 #define OPENVG_ARB_END_ADDR             0x02207FFF
20 #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
21 #define CAAM_ARB_BASE_ADDR              0x00100000
22 #define CAAM_ARB_END_ADDR               0x00107FFF
23 #define GPU_ARB_BASE_ADDR               0x01800000
24 #define GPU_ARB_END_ADDR                0x01803FFF
25 #define APBH_DMA_ARB_BASE_ADDR          0x01804000
26 #define APBH_DMA_ARB_END_ADDR           0x0180BFFF
27 #define M4_BOOTROM_BASE_ADDR			0x007F8000
28 
29 #elif !defined(CONFIG_MX6SLL)
30 #define CAAM_ARB_BASE_ADDR              0x00100000
31 #define CAAM_ARB_END_ADDR               0x00103FFF
32 #define APBH_DMA_ARB_BASE_ADDR          0x00110000
33 #define APBH_DMA_ARB_END_ADDR           0x00117FFF
34 #define HDMI_ARB_BASE_ADDR              0x00120000
35 #define HDMI_ARB_END_ADDR               0x00128FFF
36 #define GPU_3D_ARB_BASE_ADDR            0x00130000
37 #define GPU_3D_ARB_END_ADDR             0x00133FFF
38 #define GPU_2D_ARB_BASE_ADDR            0x00134000
39 #define GPU_2D_ARB_END_ADDR             0x00137FFF
40 #define DTCP_ARB_BASE_ADDR              0x00138000
41 #define DTCP_ARB_END_ADDR               0x0013BFFF
42 #endif	/* CONFIG_MX6SL */
43 
44 #define MXS_APBH_BASE			APBH_DMA_ARB_BASE_ADDR
45 #define MXS_GPMI_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x02000)
46 #define MXS_BCH_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x04000)
47 
48 /* GPV - PL301 configuration ports */
49 #if (defined(CONFIG_MX6SX) || \
50 	defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
51 	defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL))
52 #define GPV2_BASE_ADDR                  0x00D00000
53 #define GPV3_BASE_ADDR			0x00E00000
54 #define GPV4_BASE_ADDR			0x00F00000
55 #define GPV5_BASE_ADDR			0x01000000
56 #define GPV6_BASE_ADDR			0x01100000
57 #define PCIE_ARB_BASE_ADDR              0x08000000
58 #define PCIE_ARB_END_ADDR               0x08FFFFFF
59 
60 #else
61 #define GPV2_BASE_ADDR			0x00200000
62 #define GPV3_BASE_ADDR			0x00300000
63 #define GPV4_BASE_ADDR			0x00800000
64 #define PCIE_ARB_BASE_ADDR              0x01000000
65 #define PCIE_ARB_END_ADDR               0x01FFFFFF
66 #endif
67 
68 #define IRAM_BASE_ADDR			0x00900000
69 #define SCU_BASE_ADDR                   0x00A00000
70 #define IC_INTERFACES_BASE_ADDR         0x00A00100
71 #define GLOBAL_TIMER_BASE_ADDR          0x00A00200
72 #define PRIVATE_TIMERS_WD_BASE_ADDR     0x00A00600
73 #define IC_DISTRIBUTOR_BASE_ADDR        0x00A01000
74 #define L2_PL310_BASE			0x00A02000
75 #define GPV0_BASE_ADDR                  0x00B00000
76 #define GPV1_BASE_ADDR                  0x00C00000
77 
78 #define AIPS1_ARB_BASE_ADDR             0x02000000
79 #define AIPS1_ARB_END_ADDR              0x020FFFFF
80 #define AIPS2_ARB_BASE_ADDR             0x02100000
81 #define AIPS2_ARB_END_ADDR              0x021FFFFF
82 /* AIPS3 only on i.MX6SX */
83 #define AIPS3_ARB_BASE_ADDR             0x02200000
84 #define AIPS3_ARB_END_ADDR              0x022FFFFF
85 #ifdef CONFIG_MX6SX
86 #define WEIM_ARB_BASE_ADDR              0x50000000
87 #define WEIM_ARB_END_ADDR               0x57FFFFFF
88 #define QSPI0_AMBA_BASE                0x60000000
89 #define QSPI0_AMBA_END                 0x6FFFFFFF
90 #define QSPI1_AMBA_BASE                0x70000000
91 #define QSPI1_AMBA_END                 0x7FFFFFFF
92 #elif (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
93 #define WEIM_ARB_BASE_ADDR              0x50000000
94 #define WEIM_ARB_END_ADDR               0x57FFFFFF
95 #define QSPI0_AMBA_BASE                 0x60000000
96 #define QSPI0_AMBA_END                  0x6FFFFFFF
97 #elif !defined(CONFIG_MX6SLL)
98 #define SATA_ARB_BASE_ADDR              0x02200000
99 #define SATA_ARB_END_ADDR               0x02203FFF
100 #define OPENVG_ARB_BASE_ADDR            0x02204000
101 #define OPENVG_ARB_END_ADDR             0x02207FFF
102 #define HSI_ARB_BASE_ADDR               0x02208000
103 #define HSI_ARB_END_ADDR                0x0220BFFF
104 #define IPU1_ARB_BASE_ADDR              0x02400000
105 #define IPU1_ARB_END_ADDR               0x027FFFFF
106 #define IPU2_ARB_BASE_ADDR              0x02800000
107 #define IPU2_ARB_END_ADDR               0x02BFFFFF
108 #define WEIM_ARB_BASE_ADDR              0x08000000
109 #define WEIM_ARB_END_ADDR               0x0FFFFFFF
110 #endif
111 
112 #if (defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
113 	defined(CONFIG_MX6SX) || \
114 	defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
115 #define MMDC0_ARB_BASE_ADDR             0x80000000
116 #define MMDC0_ARB_END_ADDR              0xFFFFFFFF
117 #define MMDC1_ARB_BASE_ADDR             0xC0000000
118 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
119 #else
120 #define MMDC0_ARB_BASE_ADDR             0x10000000
121 #define MMDC0_ARB_END_ADDR              0x7FFFFFFF
122 #define MMDC1_ARB_BASE_ADDR             0x80000000
123 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
124 #endif
125 
126 #ifndef CONFIG_MX6SX
127 #define IPU_SOC_BASE_ADDR		IPU1_ARB_BASE_ADDR
128 #define IPU_SOC_OFFSET			0x00200000
129 #endif
130 
131 /* Defines for Blocks connected via AIPS (SkyBlue) */
132 #define ATZ1_BASE_ADDR              AIPS1_ARB_BASE_ADDR
133 #define ATZ2_BASE_ADDR              AIPS2_ARB_BASE_ADDR
134 #define ATZ3_BASE_ADDR              AIPS3_ARB_BASE_ADDR
135 #define AIPS1_BASE_ADDR             AIPS1_ON_BASE_ADDR
136 #define AIPS2_BASE_ADDR             AIPS2_ON_BASE_ADDR
137 #define AIPS3_BASE_ADDR             AIPS3_ON_BASE_ADDR
138 
139 #define SPDIF_BASE_ADDR             (ATZ1_BASE_ADDR + 0x04000)
140 #define ECSPI1_BASE_ADDR            (ATZ1_BASE_ADDR + 0x08000)
141 #define ECSPI2_BASE_ADDR            (ATZ1_BASE_ADDR + 0x0C000)
142 #define ECSPI3_BASE_ADDR            (ATZ1_BASE_ADDR + 0x10000)
143 #define ECSPI4_BASE_ADDR            (ATZ1_BASE_ADDR + 0x14000)
144 
145 #define MX6SL_UART5_BASE_ADDR       (ATZ1_BASE_ADDR + 0x18000)
146 #define MX6SLL_UART4_BASE_ADDR      (ATZ1_BASE_ADDR + 0x18000)
147 #define MX6UL_UART7_BASE_ADDR       (ATZ1_BASE_ADDR + 0x18000)
148 #define MX6SL_UART2_BASE_ADDR       (ATZ1_BASE_ADDR + 0x24000)
149 #define MX6SLL_UART2_BASE_ADDR      (ATZ1_BASE_ADDR + 0x24000)
150 #define MX6UL_UART8_BASE_ADDR       (ATZ1_BASE_ADDR + 0x24000)
151 #define MX6SL_UART3_BASE_ADDR       (ATZ1_BASE_ADDR + 0x34000)
152 #define MX6SLL_UART3_BASE_ADDR      (ATZ1_BASE_ADDR + 0x34000)
153 #define MX6SL_UART4_BASE_ADDR       (ATZ1_BASE_ADDR + 0x38000)
154 
155 #ifndef CONFIG_MX6SX
156 #define ECSPI5_BASE_ADDR            (ATZ1_BASE_ADDR + 0x18000)
157 #endif
158 #define UART1_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x20000)
159 #define UART1_BASE                  (ATZ1_BASE_ADDR + 0x20000)
160 #define ESAI1_BASE_ADDR             (ATZ1_BASE_ADDR + 0x24000)
161 #define UART8_BASE                  (ATZ1_BASE_ADDR + 0x24000)
162 #define SSI1_BASE_ADDR              (ATZ1_BASE_ADDR + 0x28000)
163 #define SSI2_BASE_ADDR              (ATZ1_BASE_ADDR + 0x2C000)
164 #define SSI3_BASE_ADDR              (ATZ1_BASE_ADDR + 0x30000)
165 #define ASRC_BASE_ADDR              (ATZ1_BASE_ADDR + 0x34000)
166 
167 #ifndef CONFIG_MX6SX
168 #define SPBA_BASE_ADDR              (ATZ1_BASE_ADDR + 0x3C000)
169 #define VPU_BASE_ADDR               (ATZ1_BASE_ADDR + 0x40000)
170 #endif
171 #define AIPS1_ON_BASE_ADDR          (ATZ1_BASE_ADDR + 0x7C000)
172 
173 #define AIPS1_OFF_BASE_ADDR         (ATZ1_BASE_ADDR + 0x80000)
174 #define PWM1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x0000)
175 #define PWM2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4000)
176 #define PWM3_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x8000)
177 #define PWM4_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0xC000)
178 #define CAN1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x10000)
179 #define CAN2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
180 /* QOSC on i.MX6SLL */
181 #define QOSC_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
182 #define GPT1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x18000)
183 #define GPIO1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x1C000)
184 #define GPIO2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x20000)
185 #define GPIO3_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x24000)
186 #define GPIO4_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x28000)
187 #define GPIO5_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x2C000)
188 #define MX6UL_SNVS_LP_BASE_ADDR     (AIPS1_OFF_BASE_ADDR + 0x30000)
189 #define GPIO6_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x30000)
190 #define GPIO7_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
191 #define KPP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x38000)
192 #define WDOG1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x3C000)
193 #define WDOG2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x40000)
194 #define ANATOP_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x48000)
195 #define USB_PHY0_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x49000)
196 #define USB_PHY1_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x4a000)
197 #define CCM_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x44000)
198 #define SNVS_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4C000)
199 #define EPIT1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x50000)
200 #define EPIT2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x54000)
201 #define SRC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x58000)
202 #define GPC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x5C000)
203 #define IOMUXC_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x60000)
204 #define IOMUXC_GPR_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x64000)
205 #ifdef CONFIG_MX6SLL
206 #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x68000)
207 #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
208 #define PXP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x70000)
209 #define EPDC_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x74000)
210 #define DCP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
211 #elif defined(CONFIG_MX6SL)
212 #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x64000)
213 #define SIPIX_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
214 #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
215 #elif defined(CONFIG_MX6SX)
216 #define CANFD1_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x68000)
217 #define SDMA_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x6C000)
218 #define CANFD2_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x70000)
219 #define SEMAPHORE1_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x74000)
220 #define SEMAPHORE2_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x78000)
221 #define RDC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
222 #else
223 #define DCIC1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x64000)
224 #define DCIC2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
225 #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
226 #endif
227 
228 #define MX6SL_LCDIF_BASE_ADDR      (AIPS1_OFF_BASE_ADDR + 0x78000)
229 #define MX6SLL_LCDIF_BASE_ADDR      (AIPS1_OFF_BASE_ADDR + 0x78000)
230 
231 #define AIPS2_ON_BASE_ADDR          (ATZ2_BASE_ADDR + 0x7C000)
232 #define AIPS2_OFF_BASE_ADDR         (ATZ2_BASE_ADDR + 0x80000)
233 #define AIPS3_ON_BASE_ADDR          (ATZ3_BASE_ADDR + 0x7C000)
234 #define AIPS3_OFF_BASE_ADDR         (ATZ3_BASE_ADDR + 0x80000)
235 #if defined(CONFIG_MX6UL)
236 #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR + 0x40000)
237 #else
238 #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR)
239 #endif
240 #define ARM_BASE_ADDR		    (ATZ2_BASE_ADDR + 0x40000)
241 
242 #define CONFIG_SYS_FSL_SEC_OFFSET   0
243 #define CONFIG_SYS_FSL_SEC_ADDR     (CAAM_BASE_ADDR + \
244 				     CONFIG_SYS_FSL_SEC_OFFSET)
245 #define CONFIG_SYS_FSL_JR0_OFFSET   0x1000
246 #define CONFIG_SYS_FSL_JR0_ADDR     (CAAM_BASE_ADDR + \
247 				     CONFIG_SYS_FSL_JR0_OFFSET)
248 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC	1
249 
250 #define USB_PL301_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x0000)
251 #define USB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x4000)
252 
253 #define ENET_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x8000)
254 #ifdef CONFIG_MX6SL
255 #define MSHC_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0xC000)
256 #else
257 #define MLB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0xC000)
258 #endif
259 
260 #define USDHC1_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x10000)
261 #define USDHC2_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x14000)
262 #define USDHC3_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x18000)
263 #define USDHC4_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x1C000)
264 #define I2C1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x20000)
265 #define I2C2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x24000)
266 #define I2C3_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x28000)
267 #define ROMCP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x2C000)
268 #define MMDC_P0_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x30000)
269 /* i.MX6SL/SLL */
270 #define RNGB_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x34000)
271 #if (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
272 #define ENET2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
273 #else
274 /* i.MX6SX */
275 #define ENET2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x34000)
276 #endif
277 /* i.MX6DQ/SDL */
278 #define MMDC_P1_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x34000)
279 
280 #define WEIM_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x38000)
281 #define OCOTP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x3C000)
282 #define CSU_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x40000)
283 #ifdef CONFIG_MX6SLL
284 #define IOMUXC_GPR_SNVS_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x44000)
285 #define IOMUXC_SNVS_BASE_ADDR        (AIPS2_OFF_BASE_ADDR + 0x48000)
286 #endif
287 #define IP2APB_PERFMON1_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x44000)
288 #define IP2APB_PERFMON2_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x48000)
289 #define MX6UL_LCDIF1_BASE_ADDR      (AIPS2_OFF_BASE_ADDR + 0x48000)
290 #define MX6ULL_LCDIF1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x48000)
291 #ifdef CONFIG_MX6SX
292 #define DEBUG_MONITOR_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x4C000)
293 #else
294 #define IP2APB_PERFMON3_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x4C000)
295 #endif
296 #define IP2APB_TZASC1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x50000)
297 #if (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
298 #define SCTR_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
299 #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
300 #define UART6_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x7C000)
301 #elif defined(CONFIG_MX6SX)
302 #define SAI1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x54000)
303 #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
304 #define SAI2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
305 #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
306 #define QSPI1_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x64000)
307 #else
308 #define IP2APB_TZASC2_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x54000)
309 #define MIPI_CSI2_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x5C000)
310 #define MIPI_DSI_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x60000)
311 #define VDOA_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x64000)
312 #endif
313 #define MX6UL_WDOG3_BASE_ADDR       (AIPS2_OFF_BASE_ADDR + 0x64000)
314 #define UART2_BASE                  (AIPS2_OFF_BASE_ADDR + 0x68000)
315 #define UART3_BASE                  (AIPS2_OFF_BASE_ADDR + 0x6C000)
316 #define UART4_BASE                  (AIPS2_OFF_BASE_ADDR + 0x70000)
317 #define UART5_BASE                  (AIPS2_OFF_BASE_ADDR + 0x74000)
318 #define I2C4_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x78000)
319 #define IP2APB_USBPHY1_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x78000)
320 #define IP2APB_USBPHY2_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x7C000)
321 /* i.MX6SLL */
322 #define MTR_MASTER_BASE_ADDR        (AIPS2_OFF_BASE_ADDR + 0x7C000)
323 
324 #ifdef CONFIG_MX6SX
325 #define GIS_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x04000)
326 #define DCIC1_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x0C000)
327 #define DCIC2_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x10000)
328 #define CSI1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x14000)
329 #define PXP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x18000)
330 #define CSI2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x1C000)
331 #define VADC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x28000)
332 #define VDEC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x2C000)
333 #define SPBA_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x3C000)
334 #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
335 #define ADC1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x80000)
336 #define ADC2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
337 #define ECSPI5_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x8C000)
338 #define HS_BASE_ADDR                (AIPS3_ARB_BASE_ADDR + 0x90000)
339 #define MU_MCU_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x94000)
340 #define CANFD_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x98000)
341 #define MU_DSP_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x9C000)
342 #define UART6_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0xA0000)
343 #define PWM5_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA4000)
344 #define PWM6_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA8000)
345 #define PWM7_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xAC000)
346 #define PWM8_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xB0000)
347 #elif (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
348 #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
349 #define DCP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x80000)
350 #define RNGB_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
351 #define UART8_IPS_BASE_ADDR         (AIPS3_ARB_BASE_ADDR + 0x88000)
352 #define EPDC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x8C000)
353 #define IOMUXC_SNVS_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x90000)
354 #define SNVS_GPR_BASE_ADDR          (AIPS3_ARB_BASE_ADDR + 0x94000)
355 #endif
356 
357 #define NOC_DDR_BASE_ADDR           (GPV0_BASE_ADDR + 0xB0000)
358 
359 /* Only for i.MX6SX */
360 #define LCDIF2_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x24000)
361 #define MX6SX_LCDIF1_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x20000)
362 #define MX6SX_WDOG3_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x88000)
363 
364 #if !(defined(CONFIG_MX6SX) || \
365 	defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
366 	defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL))
367 #define IRAM_SIZE                    0x00040000
368 #else
369 #define IRAM_SIZE                    0x00020000
370 #endif
371 #define FEC_QUIRK_ENET_MAC
372 
373 #include <asm/mach-imx/regs-lcdif.h>
374 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
375 #include <asm/types.h>
376 
377 /* only for i.MX6SX/UL */
378 #define WDOG3_BASE_ADDR (((is_mx6ul() || is_mx6ull()) ?	\
379 			 MX6UL_WDOG3_BASE_ADDR :  MX6SX_WDOG3_BASE_ADDR))
380 #define LCDIF1_BASE_ADDR ((is_cpu_type(MXC_CPU_MX6SLL)) ?	\
381 			  MX6SLL_LCDIF_BASE_ADDR :		\
382 			  (is_cpu_type(MXC_CPU_MX6SL)) ?	\
383 			  MX6SL_LCDIF_BASE_ADDR :		\
384 			  ((is_cpu_type(MXC_CPU_MX6UL)) ?	\
385 			  MX6UL_LCDIF1_BASE_ADDR :		\
386 			  ((is_mx6ull()) ?	\
387 			  MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR)))
388 
389 
390 extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
391 
392 #define SRC_SCR_CORE_1_RESET_OFFSET     14
393 #define SRC_SCR_CORE_1_RESET_MASK       (1<<SRC_SCR_CORE_1_RESET_OFFSET)
394 #define SRC_SCR_CORE_2_RESET_OFFSET     15
395 #define SRC_SCR_CORE_2_RESET_MASK       (1<<SRC_SCR_CORE_2_RESET_OFFSET)
396 #define SRC_SCR_CORE_3_RESET_OFFSET     16
397 #define SRC_SCR_CORE_3_RESET_MASK       (1<<SRC_SCR_CORE_3_RESET_OFFSET)
398 #define SRC_SCR_CORE_1_ENABLE_OFFSET    22
399 #define SRC_SCR_CORE_1_ENABLE_MASK      (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
400 #define SRC_SCR_CORE_2_ENABLE_OFFSET    23
401 #define SRC_SCR_CORE_2_ENABLE_MASK      (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
402 #define SRC_SCR_CORE_3_ENABLE_OFFSET    24
403 #define SRC_SCR_CORE_3_ENABLE_MASK      (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
404 
405 struct rdc_regs {
406 	u32	vir;		/* Version information */
407 	u32	reserved1[8];
408 	u32	stat;		/* Status */
409 	u32	intctrl;	/* Interrupt and Control */
410 	u32	intstat;	/* Interrupt Status */
411 	u32	reserved2[116];
412 	u32	mda[32];	/* Master Domain Assignment */
413 	u32	reserved3[96];
414 	u32	pdap[104];	/* Peripheral Domain Access Permissions */
415 	u32	reserved4[88];
416 	struct {
417 		u32 mrsa;	/* Memory Region Start Address */
418 		u32 mrea;	/* Memory Region End Address */
419 		u32 mrc;	/* Memory Region Control */
420 		u32 mrvs;	/* Memory Region Violation Status */
421 	} mem_region[55];
422 };
423 
424 struct rdc_sema_regs {
425 	u8	gate[64];	/* Gate */
426 	u16	rstgt;		/* Reset Gate */
427 };
428 
429 /* WEIM registers */
430 struct weim {
431 	u32 cs0gcr1;
432 	u32 cs0gcr2;
433 	u32 cs0rcr1;
434 	u32 cs0rcr2;
435 	u32 cs0wcr1;
436 	u32 cs0wcr2;
437 
438 	u32 cs1gcr1;
439 	u32 cs1gcr2;
440 	u32 cs1rcr1;
441 	u32 cs1rcr2;
442 	u32 cs1wcr1;
443 	u32 cs1wcr2;
444 
445 	u32 cs2gcr1;
446 	u32 cs2gcr2;
447 	u32 cs2rcr1;
448 	u32 cs2rcr2;
449 	u32 cs2wcr1;
450 	u32 cs2wcr2;
451 
452 	u32 cs3gcr1;
453 	u32 cs3gcr2;
454 	u32 cs3rcr1;
455 	u32 cs3rcr2;
456 	u32 cs3wcr1;
457 	u32 cs3wcr2;
458 
459 	u32 unused[12];
460 
461 	u32 wcr;
462 	u32 wiar;
463 	u32 ear;
464 };
465 
466 /* System Reset Controller (SRC) */
467 struct src {
468 	u32	scr;
469 	u32	sbmr1;
470 	u32	srsr;
471 	u32	reserved1[2];
472 	u32	sisr;
473 	u32	simr;
474 	u32     sbmr2;
475 	u32     gpr1;
476 	u32     gpr2;
477 	u32     gpr3;
478 	u32     gpr4;
479 	u32     gpr5;
480 	u32     gpr6;
481 	u32     gpr7;
482 	u32     gpr8;
483 	u32     gpr9;
484 	u32     gpr10;
485 };
486 
487 #define src_base ((struct src *)SRC_BASE_ADDR)
488 
489 #define SRC_M4_REG_OFFSET		0
490 #define SRC_M4_ENABLE_OFFSET		22
491 #define SRC_M4_ENABLE_MASK		BIT(22)
492 #define SRC_M4C_NON_SCLR_RST_OFFSET	4
493 #define SRC_M4C_NON_SCLR_RST_MASK	BIT(4)
494 
495 /* GPR1 bitfields */
496 #define IOMUXC_GPR1_APP_CLK_REQ_N		BIT(30)
497 #define IOMUXC_GPR1_PCIE_EXIT_L1		BIT(28)
498 #define IOMUXC_GPR1_PCIE_RDY_L23		BIT(27)
499 #define IOMUXC_GPR1_PCIE_ENTER_L1		BIT(26)
500 #define IOMUXC_GPR1_MIPI_COLOR_SW		BIT(25)
501 #define IOMUXC_GPR1_DPI_OFF			BIT(24)
502 #define IOMUXC_GPR1_EXC_MON_SLVE		BIT(22)
503 #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET		21
504 #define IOMUXC_GPR1_ENET_CLK_SEL_MASK		(1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
505 #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX		BIT(20)
506 #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX		BIT(19)
507 #define IOMUXC_GPR1_PCIE_TEST_PD			BIT(18)
508 #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2		BIT(17)
509 #define IOMUXC_GPR1_PCIE_REF_CLK_EN		BIT(16)
510 #define IOMUXC_GPR1_USB_EXP_MODE			BIT(15)
511 #define IOMUXC_GPR1_PCIE_INT			BIT(14)
512 #define IOMUXC_GPR1_USB_OTG_ID_OFFSET		13
513 #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK		(1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
514 #define IOMUXC_GPR1_GINT				BIT(12)
515 #define IOMUXC_GPR1_ADDRS3_MASK			(0x3 << 10)
516 #define IOMUXC_GPR1_ADDRS3_32MB			(0x0 << 10)
517 #define IOMUXC_GPR1_ADDRS3_64MB			(0x1 << 10)
518 #define IOMUXC_GPR1_ADDRS3_128MB			(0x2 << 10)
519 #define IOMUXC_GPR1_ACT_CS3			BIT(9)
520 #define IOMUXC_GPR1_ADDRS2_MASK			(0x3 << 7)
521 #define IOMUXC_GPR1_ACT_CS2			BIT(6)
522 #define IOMUXC_GPR1_ADDRS1_MASK			(0x3 << 4)
523 #define IOMUXC_GPR1_ACT_CS1			BIT(3)
524 #define IOMUXC_GPR1_ADDRS0_OFFSET		(1)
525 #define IOMUXC_GPR1_ADDRS0_MASK			(0x3 << 1)
526 #define IOMUXC_GPR1_ACT_CS0			BIT(0)
527 
528 /* GPR3 bitfields */
529 #define IOMUXC_GPR3_GPU_DBG_OFFSET		29
530 #define IOMUXC_GPR3_GPU_DBG_MASK		(3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
531 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET	28
532 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
533 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET	27
534 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
535 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET	26
536 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
537 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET	25
538 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
539 #define IOMUXC_GPR3_OCRAM_CTL_OFFSET		21
540 #define IOMUXC_GPR3_OCRAM_CTL_MASK		(0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
541 #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET		17
542 #define IOMUXC_GPR3_OCRAM_STATUS_MASK		(0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
543 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET	16
544 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
545 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET	15
546 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
547 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET	14
548 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
549 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET	13
550 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
551 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET	12
552 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
553 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET	11
554 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
555 #define IOMUXC_GPR3_IPU_DIAG_OFFSET		10
556 #define IOMUXC_GPR3_IPU_DIAG_MASK		(1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
557 
558 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0	0
559 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1	1
560 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0	2
561 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1	3
562 
563 #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET	8
564 #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
565 
566 #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET	6
567 #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
568 
569 #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET		4
570 #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
571 
572 #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET		2
573 #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
574 
575 /* gpr12 bitfields */
576 #define IOMUXC_GPR12_ARMP_IPG_CLK_EN		BIT(27)
577 #define IOMUXC_GPR12_ARMP_AHB_CLK_EN		BIT(26)
578 #define IOMUXC_GPR12_ARMP_ATB_CLK_EN		BIT(25)
579 #define IOMUXC_GPR12_ARMP_APB_CLK_EN		BIT(24)
580 #define IOMUXC_GPR12_DEVICE_TYPE		(0xf << 12)
581 #define IOMUXC_GPR12_PCIE_CTL_2			BIT(10)
582 #define IOMUXC_GPR12_LOS_LEVEL			(0x1f << 4)
583 
584 struct iomuxc {
585 #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
586 	u8 reserved[0x4000];
587 #endif
588 	u32 gpr[14];
589 };
590 
591 struct gpc {
592 	u32	cntr;
593 	u32	pgr;
594 	u32	imr1;
595 	u32	imr2;
596 	u32	imr3;
597 	u32	imr4;
598 	u32	isr1;
599 	u32	isr2;
600 	u32	isr3;
601 	u32	isr4;
602 };
603 
604 #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET		20
605 #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK		(3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
606 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET		16
607 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK			(7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
608 
609 #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET			15
610 #define IOMUXC_GPR2_BGREF_RRMODE_MASK			(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
611 #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES		(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
612 #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES		(0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
613 #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH	0
614 #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW	1
615 
616 #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET		10
617 #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
618 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
619 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
620 
621 #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET		9
622 #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
623 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
624 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
625 
626 #define IOMUXC_GPR2_BITMAP_SPWG	0
627 #define IOMUXC_GPR2_BITMAP_JEIDA	1
628 
629 #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET		8
630 #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
631 #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
632 #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
633 
634 #define IOMUXC_GPR2_DATA_WIDTH_18	0
635 #define IOMUXC_GPR2_DATA_WIDTH_24	1
636 
637 #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET		7
638 #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
639 #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
640 #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
641 
642 #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET		6
643 #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
644 #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
645 #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
646 
647 #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET		5
648 #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
649 #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
650 #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
651 
652 #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET		4
653 #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK			(1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
654 
655 #define IOMUXC_GPR2_MODE_DISABLED	0
656 #define IOMUXC_GPR2_MODE_ENABLED_DI0	1
657 #define IOMUXC_GPR2_MODE_ENABLED_DI1	3
658 
659 #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET		2
660 #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
661 #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
662 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
663 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
664 
665 #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET		0
666 #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
667 #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
668 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
669 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
670 
671 /* ECSPI registers */
672 struct cspi_regs {
673 	u32 rxdata;
674 	u32 txdata;
675 	u32 ctrl;
676 	u32 cfg;
677 	u32 intr;
678 	u32 dma;
679 	u32 stat;
680 	u32 period;
681 };
682 
683 /*
684  * CSPI register definitions
685  */
686 #define MXC_ECSPI
687 #define MXC_CSPICTRL_EN		(1 << 0)
688 #define MXC_CSPICTRL_MODE	(1 << 1)
689 #define MXC_CSPICTRL_XCH	(1 << 2)
690 #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
691 #define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12)
692 #define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20)
693 #define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12)
694 #define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8)
695 #define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18)
696 #define MXC_CSPICTRL_MAXBITS	0xfff
697 #define MXC_CSPICTRL_TC		(1 << 7)
698 #define MXC_CSPICTRL_RXOVF	(1 << 6)
699 #define MXC_CSPIPERIOD_32KHZ	(1 << 15)
700 #define MAX_SPI_BYTES	32
701 #define SPI_MAX_NUM	4
702 
703 /* Bit position inside CTRL register to be associated with SS */
704 #define MXC_CSPICTRL_CHAN	18
705 
706 /* Bit position inside CON register to be associated with SS */
707 #define MXC_CSPICON_PHA		0  /* SCLK phase control */
708 #define MXC_CSPICON_POL		4  /* SCLK polarity */
709 #define MXC_CSPICON_SSPOL	12 /* SS polarity */
710 #define MXC_CSPICON_CTL		20 /* inactive state of SCLK */
711 #if defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
712 	defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
713 #define MXC_SPI_BASE_ADDRESSES \
714 	ECSPI1_BASE_ADDR, \
715 	ECSPI2_BASE_ADDR, \
716 	ECSPI3_BASE_ADDR, \
717 	ECSPI4_BASE_ADDR
718 #else
719 #define MXC_SPI_BASE_ADDRESSES \
720 	ECSPI1_BASE_ADDR, \
721 	ECSPI2_BASE_ADDR, \
722 	ECSPI3_BASE_ADDR, \
723 	ECSPI4_BASE_ADDR, \
724 	ECSPI5_BASE_ADDR
725 #endif
726 
727 struct ocotp_regs {
728 	u32	ctrl;
729 	u32	ctrl_set;
730 	u32     ctrl_clr;
731 	u32	ctrl_tog;
732 	u32	timing;
733 	u32     rsvd0[3];
734 	u32     data;
735 	u32     rsvd1[3];
736 	u32     read_ctrl;
737 	u32     rsvd2[3];
738 	u32	read_fuse_data;
739 	u32     rsvd3[3];
740 	u32	sw_sticky;
741 	u32     rsvd4[3];
742 	u32     scs;
743 	u32     scs_set;
744 	u32     scs_clr;
745 	u32     scs_tog;
746 	u32     crc_addr;
747 	u32     rsvd5[3];
748 	u32     crc_value;
749 	u32     rsvd6[3];
750 	u32     version;
751 	u32     rsvd7[0xdb];
752 
753 	/* fuse banks */
754 	struct fuse_bank {
755 		u32	fuse_regs[0x20];
756 	} bank[0];
757 };
758 
759 struct fuse_bank0_regs {
760 	u32	lock;
761 	u32	rsvd0[3];
762 	u32	uid_low;
763 	u32	rsvd1[3];
764 	u32	uid_high;
765 	u32	rsvd2[3];
766 	u32	cfg2;
767 	u32	rsvd3[3];
768 	u32	cfg3;
769 	u32	rsvd4[3];
770 	u32	cfg4;
771 	u32	rsvd5[3];
772 	u32	cfg5;
773 	u32	rsvd6[3];
774 	u32	cfg6;
775 	u32	rsvd7[3];
776 };
777 
778 struct fuse_bank1_regs {
779 	u32	mem0;
780 	u32	rsvd0[3];
781 	u32	mem1;
782 	u32	rsvd1[3];
783 	u32	mem2;
784 	u32	rsvd2[3];
785 	u32	mem3;
786 	u32	rsvd3[3];
787 	u32	mem4;
788 	u32	rsvd4[3];
789 	u32	ana0;
790 	u32	rsvd5[3];
791 	u32	ana1;
792 	u32	rsvd6[3];
793 	u32	ana2;
794 	u32	rsvd7[3];
795 };
796 
797 struct fuse_bank4_regs {
798 	u32 sjc_resp_low;
799 	u32 rsvd0[3];
800 	u32 sjc_resp_high;
801 	u32 rsvd1[3];
802 	u32 mac_addr0;
803 	u32 rsvd2[3];
804 	u32 mac_addr1;
805 	u32 rsvd3[3];
806 	u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/
807 	u32 rsvd4[7];
808 	u32 gp1;
809 	u32 rsvd5[3];
810 	u32 gp2;
811 	u32 rsvd6[3];
812 };
813 
814 struct aipstz_regs {
815 	u32	mprot0;
816 	u32	mprot1;
817 	u32	rsvd[0xe];
818 	u32	opacr0;
819 	u32	opacr1;
820 	u32	opacr2;
821 	u32	opacr3;
822 	u32	opacr4;
823 };
824 
825 struct anatop_regs {
826 	u32	pll_sys;		/* 0x000 */
827 	u32	pll_sys_set;		/* 0x004 */
828 	u32	pll_sys_clr;		/* 0x008 */
829 	u32	pll_sys_tog;		/* 0x00c */
830 	u32	usb1_pll_480_ctrl;	/* 0x010 */
831 	u32	usb1_pll_480_ctrl_set;	/* 0x014 */
832 	u32	usb1_pll_480_ctrl_clr;	/* 0x018 */
833 	u32	usb1_pll_480_ctrl_tog;	/* 0x01c */
834 	u32	usb2_pll_480_ctrl;	/* 0x020 */
835 	u32	usb2_pll_480_ctrl_set;	/* 0x024 */
836 	u32	usb2_pll_480_ctrl_clr;	/* 0x028 */
837 	u32	usb2_pll_480_ctrl_tog;	/* 0x02c */
838 	u32	pll_528;		/* 0x030 */
839 	u32	pll_528_set;		/* 0x034 */
840 	u32	pll_528_clr;		/* 0x038 */
841 	u32	pll_528_tog;		/* 0x03c */
842 	u32	pll_528_ss;		/* 0x040 */
843 	u32	rsvd0[3];
844 	u32	pll_528_num;		/* 0x050 */
845 	u32	rsvd1[3];
846 	u32	pll_528_denom;		/* 0x060 */
847 	u32	rsvd2[3];
848 	u32	pll_audio;		/* 0x070 */
849 	u32	pll_audio_set;		/* 0x074 */
850 	u32	pll_audio_clr;		/* 0x078 */
851 	u32	pll_audio_tog;		/* 0x07c */
852 	u32	pll_audio_num;		/* 0x080 */
853 	u32	rsvd3[3];
854 	u32	pll_audio_denom;	/* 0x090 */
855 	u32	rsvd4[3];
856 	u32	pll_video;		/* 0x0a0 */
857 	u32	pll_video_set;		/* 0x0a4 */
858 	u32	pll_video_clr;		/* 0x0a8 */
859 	u32	pll_video_tog;		/* 0x0ac */
860 	u32	pll_video_num;		/* 0x0b0 */
861 	u32	rsvd5[3];
862 	u32	pll_video_denom;	/* 0x0c0 */
863 	u32	rsvd6[3];
864 	u32	pll_mlb;		/* 0x0d0 */
865 	u32	pll_mlb_set;		/* 0x0d4 */
866 	u32	pll_mlb_clr;		/* 0x0d8 */
867 	u32	pll_mlb_tog;		/* 0x0dc */
868 	u32	pll_enet;		/* 0x0e0 */
869 	u32	pll_enet_set;		/* 0x0e4 */
870 	u32	pll_enet_clr;		/* 0x0e8 */
871 	u32	pll_enet_tog;		/* 0x0ec */
872 	u32	pfd_480;		/* 0x0f0 */
873 	u32	pfd_480_set;		/* 0x0f4 */
874 	u32	pfd_480_clr;		/* 0x0f8 */
875 	u32	pfd_480_tog;		/* 0x0fc */
876 	u32	pfd_528;		/* 0x100 */
877 	u32	pfd_528_set;		/* 0x104 */
878 	u32	pfd_528_clr;		/* 0x108 */
879 	u32	pfd_528_tog;		/* 0x10c */
880 	u32	reg_1p1;		/* 0x110 */
881 	u32	reg_1p1_set;		/* 0x114 */
882 	u32	reg_1p1_clr;		/* 0x118 */
883 	u32	reg_1p1_tog;		/* 0x11c */
884 	u32	reg_3p0;		/* 0x120 */
885 	u32	reg_3p0_set;		/* 0x124 */
886 	u32	reg_3p0_clr;		/* 0x128 */
887 	u32	reg_3p0_tog;		/* 0x12c */
888 	u32	reg_2p5;		/* 0x130 */
889 	u32	reg_2p5_set;		/* 0x134 */
890 	u32	reg_2p5_clr;		/* 0x138 */
891 	u32	reg_2p5_tog;		/* 0x13c */
892 	u32	reg_core;		/* 0x140 */
893 	u32	reg_core_set;		/* 0x144 */
894 	u32	reg_core_clr;		/* 0x148 */
895 	u32	reg_core_tog;		/* 0x14c */
896 	u32	ana_misc0;		/* 0x150 */
897 	u32	ana_misc0_set;		/* 0x154 */
898 	u32	ana_misc0_clr;		/* 0x158 */
899 	u32	ana_misc0_tog;		/* 0x15c */
900 	u32	ana_misc1;		/* 0x160 */
901 	u32	ana_misc1_set;		/* 0x164 */
902 	u32	ana_misc1_clr;		/* 0x168 */
903 	u32	ana_misc1_tog;		/* 0x16c */
904 	u32	ana_misc2;		/* 0x170 */
905 	u32	ana_misc2_set;		/* 0x174 */
906 	u32	ana_misc2_clr;		/* 0x178 */
907 	u32	ana_misc2_tog;		/* 0x17c */
908 	u32	tempsense0;		/* 0x180 */
909 	u32	tempsense0_set;		/* 0x184 */
910 	u32	tempsense0_clr;		/* 0x188 */
911 	u32	tempsense0_tog;		/* 0x18c */
912 	u32	tempsense1;		/* 0x190 */
913 	u32	tempsense1_set;		/* 0x194 */
914 	u32	tempsense1_clr;		/* 0x198 */
915 	u32	tempsense1_tog;		/* 0x19c */
916 	u32	usb1_vbus_detect;	/* 0x1a0 */
917 	u32	usb1_vbus_detect_set;	/* 0x1a4 */
918 	u32	usb1_vbus_detect_clr;	/* 0x1a8 */
919 	u32	usb1_vbus_detect_tog;	/* 0x1ac */
920 	u32	usb1_chrg_detect;	/* 0x1b0 */
921 	u32	usb1_chrg_detect_set;	/* 0x1b4 */
922 	u32	usb1_chrg_detect_clr;	/* 0x1b8 */
923 	u32	usb1_chrg_detect_tog;	/* 0x1bc */
924 	u32	usb1_vbus_det_stat;	/* 0x1c0 */
925 	u32	usb1_vbus_det_stat_set;	/* 0x1c4 */
926 	u32	usb1_vbus_det_stat_clr;	/* 0x1c8 */
927 	u32	usb1_vbus_det_stat_tog;	/* 0x1cc */
928 	u32	usb1_chrg_det_stat;	/* 0x1d0 */
929 	u32	usb1_chrg_det_stat_set;	/* 0x1d4 */
930 	u32	usb1_chrg_det_stat_clr;	/* 0x1d8 */
931 	u32	usb1_chrg_det_stat_tog;	/* 0x1dc */
932 	u32	usb1_loopback;		/* 0x1e0 */
933 	u32	usb1_loopback_set;	/* 0x1e4 */
934 	u32	usb1_loopback_clr;	/* 0x1e8 */
935 	u32	usb1_loopback_tog;	/* 0x1ec */
936 	u32	usb1_misc;		/* 0x1f0 */
937 	u32	usb1_misc_set;		/* 0x1f4 */
938 	u32	usb1_misc_clr;		/* 0x1f8 */
939 	u32	usb1_misc_tog;		/* 0x1fc */
940 	u32	usb2_vbus_detect;	/* 0x200 */
941 	u32	usb2_vbus_detect_set;	/* 0x204 */
942 	u32	usb2_vbus_detect_clr;	/* 0x208 */
943 	u32	usb2_vbus_detect_tog;	/* 0x20c */
944 	u32	usb2_chrg_detect;	/* 0x210 */
945 	u32	usb2_chrg_detect_set;	/* 0x214 */
946 	u32	usb2_chrg_detect_clr;	/* 0x218 */
947 	u32	usb2_chrg_detect_tog;	/* 0x21c */
948 	u32	usb2_vbus_det_stat;	/* 0x220 */
949 	u32	usb2_vbus_det_stat_set;	/* 0x224 */
950 	u32	usb2_vbus_det_stat_clr;	/* 0x228 */
951 	u32	usb2_vbus_det_stat_tog;	/* 0x22c */
952 	u32	usb2_chrg_det_stat;	/* 0x230 */
953 	u32	usb2_chrg_det_stat_set;	/* 0x234 */
954 	u32	usb2_chrg_det_stat_clr;	/* 0x238 */
955 	u32	usb2_chrg_det_stat_tog;	/* 0x23c */
956 	u32	usb2_loopback;		/* 0x240 */
957 	u32	usb2_loopback_set;	/* 0x244 */
958 	u32	usb2_loopback_clr;	/* 0x248 */
959 	u32	usb2_loopback_tog;	/* 0x24c */
960 	u32	usb2_misc;		/* 0x250 */
961 	u32	usb2_misc_set;		/* 0x254 */
962 	u32	usb2_misc_clr;		/* 0x258 */
963 	u32	usb2_misc_tog;		/* 0x25c */
964 	u32	digprog;		/* 0x260 */
965 	u32	reserved1[7];
966 	u32	digprog_sololite;	/* 0x280 */
967 };
968 
969 #define ANATOP_PFD_FRAC_SHIFT(n)	((n)*8)
970 #define ANATOP_PFD_FRAC_MASK(n)	(0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
971 #define ANATOP_PFD_STABLE_SHIFT(n)	(6+((n)*8))
972 #define ANATOP_PFD_STABLE_MASK(n)	(1<<ANATOP_PFD_STABLE_SHIFT(n))
973 #define ANATOP_PFD_CLKGATE_SHIFT(n)	(7+((n)*8))
974 #define ANATOP_PFD_CLKGATE_MASK(n)	(1<<ANATOP_PFD_CLKGATE_SHIFT(n))
975 
976 struct wdog_regs {
977 	u16	wcr;	/* Control */
978 	u16	wsr;	/* Service */
979 	u16	wrsr;	/* Reset Status */
980 	u16	wicr;	/* Interrupt Control */
981 	u16	wmcr;	/* Miscellaneous Control */
982 };
983 
984 #define PWMCR_PRESCALER(x)	(((x - 1) & 0xFFF) << 4)
985 #define PWMCR_DOZEEN		(1 << 24)
986 #define PWMCR_WAITEN		(1 << 23)
987 #define PWMCR_DBGEN		(1 << 22)
988 #define PWMCR_CLKSRC_IPG_HIGH	(2 << 16)
989 #define PWMCR_CLKSRC_IPG	(1 << 16)
990 #define PWMCR_EN		(1 << 0)
991 
992 struct pwm_regs {
993 	u32	cr;
994 	u32	sr;
995 	u32	ir;
996 	u32	sar;
997 	u32	pr;
998 	u32	cnr;
999 };
1000 #endif /* __ASSEMBLER__*/
1001 #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */
1002