1 /* 2 * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved. 3 * 4 * This program is free software; you can redistribute it and/or modify 5 * it under the terms of the GNU General Public License as published by 6 * the Free Software Foundation; either version 2 of the License, or 7 * (at your option) any later version. 8 9 * This program is distributed in the hope that it will be useful, 10 * but WITHOUT ANY WARRANTY; without even the implied warranty of 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12 * GNU General Public License for more details. 13 14 * You should have received a copy of the GNU General Public License along 15 * with this program; if not, write to the Free Software Foundation, Inc., 16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. 17 */ 18 19 #ifndef __ASM_ARCH_MX6_IMX_REGS_H__ 20 #define __ASM_ARCH_MX6_IMX_REGS_H__ 21 22 #define ARCH_MXC 23 24 #define CONFIG_SYS_CACHELINE_SIZE 32 25 26 #define ROMCP_ARB_BASE_ADDR 0x00000000 27 #define ROMCP_ARB_END_ADDR 0x000FFFFF 28 29 #ifdef CONFIG_MX6SL 30 #define GPU_2D_ARB_BASE_ADDR 0x02200000 31 #define GPU_2D_ARB_END_ADDR 0x02203FFF 32 #define OPENVG_ARB_BASE_ADDR 0x02204000 33 #define OPENVG_ARB_END_ADDR 0x02207FFF 34 #else 35 #define CAAM_ARB_BASE_ADDR 0x00100000 36 #define CAAM_ARB_END_ADDR 0x00103FFF 37 #define APBH_DMA_ARB_BASE_ADDR 0x00110000 38 #define APBH_DMA_ARB_END_ADDR 0x00117FFF 39 #define HDMI_ARB_BASE_ADDR 0x00120000 40 #define HDMI_ARB_END_ADDR 0x00128FFF 41 #define GPU_3D_ARB_BASE_ADDR 0x00130000 42 #define GPU_3D_ARB_END_ADDR 0x00133FFF 43 #define GPU_2D_ARB_BASE_ADDR 0x00134000 44 #define GPU_2D_ARB_END_ADDR 0x00137FFF 45 #define DTCP_ARB_BASE_ADDR 0x00138000 46 #define DTCP_ARB_END_ADDR 0x0013BFFF 47 #endif /* CONFIG_MX6SL */ 48 49 #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR 50 #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000) 51 #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000) 52 53 /* GPV - PL301 configuration ports */ 54 #ifdef CONFIG_MX6SL 55 #define GPV2_BASE_ADDR 0x00D00000 56 #else 57 #define GPV2_BASE_ADDR 0x00200000 58 #endif 59 60 #define GPV3_BASE_ADDR 0x00300000 61 #define GPV4_BASE_ADDR 0x00800000 62 #define IRAM_BASE_ADDR 0x00900000 63 #define SCU_BASE_ADDR 0x00A00000 64 #define IC_INTERFACES_BASE_ADDR 0x00A00100 65 #define GLOBAL_TIMER_BASE_ADDR 0x00A00200 66 #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600 67 #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000 68 #define GPV0_BASE_ADDR 0x00B00000 69 #define GPV1_BASE_ADDR 0x00C00000 70 #define PCIE_ARB_BASE_ADDR 0x01000000 71 #define PCIE_ARB_END_ADDR 0x01FFFFFF 72 73 #define AIPS1_ARB_BASE_ADDR 0x02000000 74 #define AIPS1_ARB_END_ADDR 0x020FFFFF 75 #define AIPS2_ARB_BASE_ADDR 0x02100000 76 #define AIPS2_ARB_END_ADDR 0x021FFFFF 77 #define SATA_ARB_BASE_ADDR 0x02200000 78 #define SATA_ARB_END_ADDR 0x02203FFF 79 #define OPENVG_ARB_BASE_ADDR 0x02204000 80 #define OPENVG_ARB_END_ADDR 0x02207FFF 81 #define HSI_ARB_BASE_ADDR 0x02208000 82 #define HSI_ARB_END_ADDR 0x0220BFFF 83 #define IPU1_ARB_BASE_ADDR 0x02400000 84 #define IPU1_ARB_END_ADDR 0x027FFFFF 85 #define IPU2_ARB_BASE_ADDR 0x02800000 86 #define IPU2_ARB_END_ADDR 0x02BFFFFF 87 #define WEIM_ARB_BASE_ADDR 0x08000000 88 #define WEIM_ARB_END_ADDR 0x0FFFFFFF 89 90 #ifdef CONFIG_MX6SL 91 #define MMDC0_ARB_BASE_ADDR 0x80000000 92 #define MMDC0_ARB_END_ADDR 0xFFFFFFFF 93 #define MMDC1_ARB_BASE_ADDR 0xC0000000 94 #define MMDC1_ARB_END_ADDR 0xFFFFFFFF 95 #else 96 #define MMDC0_ARB_BASE_ADDR 0x10000000 97 #define MMDC0_ARB_END_ADDR 0x7FFFFFFF 98 #define MMDC1_ARB_BASE_ADDR 0x80000000 99 #define MMDC1_ARB_END_ADDR 0xFFFFFFFF 100 #endif 101 102 #define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR 103 #define IPU_SOC_OFFSET 0x00200000 104 105 /* Defines for Blocks connected via AIPS (SkyBlue) */ 106 #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR 107 #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR 108 #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR 109 #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR 110 111 #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000) 112 #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000) 113 #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000) 114 #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000) 115 #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000) 116 #ifdef CONFIG_MX6SL 117 #define UART5_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 118 #define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000) 119 #define UART2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 120 #define SSI1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000) 121 #define SSI2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000) 122 #define SSI3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000) 123 #define UART3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000) 124 #define UART4_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000) 125 #else 126 #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 127 #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000) 128 #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 129 #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000) 130 #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000) 131 #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000) 132 #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000) 133 #endif 134 135 #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000) 136 #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000) 137 #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000) 138 139 #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000) 140 #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000) 141 #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000) 142 #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000) 143 #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000) 144 #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000) 145 #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000) 146 #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000) 147 #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000) 148 #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000) 149 #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000) 150 #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000) 151 #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000) 152 #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000) 153 #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000) 154 #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000) 155 #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000) 156 #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000) 157 #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000) 158 #define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000) 159 #define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000) 160 #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000) 161 #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000) 162 #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000) 163 #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000) 164 #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000) 165 #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000) 166 #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000) 167 #ifdef CONFIG_MX6SL 168 #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000) 169 #define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 170 #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 171 #else 172 #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000) 173 #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 174 #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 175 #endif 176 177 #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000) 178 #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000) 179 #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR) 180 #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000) 181 #ifdef CONFIG_MX6SL 182 #define USBO2H_PL301_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000) 183 #define USBO2H_USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000) 184 #else 185 #define USBOH3_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000) 186 #define USBOH3_USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000) 187 #endif 188 189 #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000) 190 #ifdef CONFIG_MX6SL 191 #define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000) 192 #else 193 #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000) 194 #endif 195 196 #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000) 197 #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000) 198 #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000) 199 #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000) 200 #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000) 201 #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000) 202 #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000) 203 #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000) 204 #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000) 205 #ifdef CONFIG_MX6SL 206 #define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000) 207 #else 208 #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000) 209 #endif 210 211 #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000) 212 #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000) 213 #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000) 214 #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000) 215 #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000) 216 #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000) 217 #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000) 218 #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000) 219 #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000) 220 #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000) 221 #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000) 222 #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000) 223 #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000) 224 #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000) 225 #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000) 226 #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000) 227 #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000) 228 #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000) 229 230 #define CHIP_REV_1_0 0x10 231 #define IRAM_SIZE 0x00040000 232 #define IMX_IIM_BASE OCOTP_BASE_ADDR 233 #define FEC_QUIRK_ENET_MAC 234 235 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 236 #include <asm/types.h> 237 238 extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac); 239 240 /* System Reset Controller (SRC) */ 241 struct src { 242 u32 scr; 243 u32 sbmr1; 244 u32 srsr; 245 u32 reserved1[2]; 246 u32 sisr; 247 u32 simr; 248 u32 sbmr2; 249 u32 gpr1; 250 u32 gpr2; 251 u32 gpr3; 252 u32 gpr4; 253 u32 gpr5; 254 u32 gpr6; 255 u32 gpr7; 256 u32 gpr8; 257 u32 gpr9; 258 u32 gpr10; 259 }; 260 261 /* OCOTP Registers */ 262 struct ocotp_regs { 263 u32 reserved[0x198]; 264 u32 gp1; /* 0x660 */ 265 }; 266 267 /* GPR3 bitfields */ 268 #define IOMUXC_GPR3_GPU_DBG_OFFSET 29 269 #define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET) 270 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28 271 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET) 272 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27 273 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET) 274 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26 275 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET) 276 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25 277 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET) 278 #define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21 279 #define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET) 280 #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17 281 #define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET) 282 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16 283 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET) 284 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15 285 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET) 286 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14 287 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET) 288 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13 289 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET) 290 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12 291 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET) 292 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11 293 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET) 294 #define IOMUXC_GPR3_IPU_DIAG_OFFSET 10 295 #define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET) 296 297 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0 298 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1 299 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2 300 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3 301 302 #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8 303 #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET) 304 305 #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6 306 #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET) 307 308 #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4 309 #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET) 310 311 #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2 312 #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET) 313 314 315 struct iomuxc { 316 u32 gpr[14]; 317 u32 omux[5]; 318 /* mux and pad registers */ 319 }; 320 321 #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20 322 #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET) 323 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16 324 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET) 325 326 #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15 327 #define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 328 #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 329 #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 330 #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0 331 #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1 332 333 #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10 334 #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 335 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 336 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 337 338 #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9 339 #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 340 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 341 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 342 343 #define IOMUXC_GPR2_BITMAP_SPWG 0 344 #define IOMUXC_GPR2_BITMAP_JEIDA 1 345 346 #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8 347 #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 348 #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 349 #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 350 351 #define IOMUXC_GPR2_DATA_WIDTH_18 0 352 #define IOMUXC_GPR2_DATA_WIDTH_24 1 353 354 #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7 355 #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 356 #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 357 #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 358 359 #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6 360 #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 361 #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 362 #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 363 364 #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5 365 #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 366 #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 367 #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 368 369 #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4 370 #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET) 371 372 #define IOMUXC_GPR2_MODE_DISABLED 0 373 #define IOMUXC_GPR2_MODE_ENABLED_DI0 1 374 #define IOMUXC_GPR2_MODE_ENABLED_DI1 2 375 376 #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2 377 #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 378 #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 379 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 380 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 381 382 #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0 383 #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 384 #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 385 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 386 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 387 388 /* ECSPI registers */ 389 struct cspi_regs { 390 u32 rxdata; 391 u32 txdata; 392 u32 ctrl; 393 u32 cfg; 394 u32 intr; 395 u32 dma; 396 u32 stat; 397 u32 period; 398 }; 399 400 /* 401 * CSPI register definitions 402 */ 403 #define MXC_ECSPI 404 #define MXC_CSPICTRL_EN (1 << 0) 405 #define MXC_CSPICTRL_MODE (1 << 1) 406 #define MXC_CSPICTRL_XCH (1 << 2) 407 #define MXC_CSPICTRL_MODE_MASK (0xf << 4) 408 #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12) 409 #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20) 410 #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12) 411 #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8) 412 #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18) 413 #define MXC_CSPICTRL_MAXBITS 0xfff 414 #define MXC_CSPICTRL_TC (1 << 7) 415 #define MXC_CSPICTRL_RXOVF (1 << 6) 416 #define MXC_CSPIPERIOD_32KHZ (1 << 15) 417 #define MAX_SPI_BYTES 32 418 419 /* Bit position inside CTRL register to be associated with SS */ 420 #define MXC_CSPICTRL_CHAN 18 421 422 /* Bit position inside CON register to be associated with SS */ 423 #define MXC_CSPICON_POL 4 424 #define MXC_CSPICON_PHA 0 425 #define MXC_CSPICON_SSPOL 12 426 #ifdef CONFIG_MX6SL 427 #define MXC_SPI_BASE_ADDRESSES \ 428 ECSPI1_BASE_ADDR, \ 429 ECSPI2_BASE_ADDR, \ 430 ECSPI3_BASE_ADDR, \ 431 ECSPI4_BASE_ADDR 432 #else 433 #define MXC_SPI_BASE_ADDRESSES \ 434 ECSPI1_BASE_ADDR, \ 435 ECSPI2_BASE_ADDR, \ 436 ECSPI3_BASE_ADDR, \ 437 ECSPI4_BASE_ADDR, \ 438 ECSPI5_BASE_ADDR 439 #endif 440 441 struct iim_regs { 442 u32 ctrl; 443 u32 ctrl_set; 444 u32 ctrl_clr; 445 u32 ctrl_tog; 446 u32 timing; 447 u32 rsvd0[3]; 448 u32 data; 449 u32 rsvd1[3]; 450 u32 read_ctrl; 451 u32 rsvd2[3]; 452 u32 fuse_data; 453 u32 rsvd3[3]; 454 u32 sticky; 455 u32 rsvd4[3]; 456 u32 scs; 457 u32 scs_set; 458 u32 scs_clr; 459 u32 scs_tog; 460 u32 crc_addr; 461 u32 rsvd5[3]; 462 u32 crc_value; 463 u32 rsvd6[3]; 464 u32 version; 465 u32 rsvd7[0xdb]; 466 467 struct fuse_bank { 468 u32 fuse_regs[0x20]; 469 } bank[15]; 470 }; 471 472 struct fuse_bank4_regs { 473 u32 sjc_resp_low; 474 u32 rsvd0[3]; 475 u32 sjc_resp_high; 476 u32 rsvd1[3]; 477 u32 mac_addr_low; 478 u32 rsvd2[3]; 479 u32 mac_addr_high; 480 u32 rsvd3[0x13]; 481 }; 482 483 struct aipstz_regs { 484 u32 mprot0; 485 u32 mprot1; 486 u32 rsvd[0xe]; 487 u32 opacr0; 488 u32 opacr1; 489 u32 opacr2; 490 u32 opacr3; 491 u32 opacr4; 492 }; 493 494 struct anatop_regs { 495 u32 pll_sys; /* 0x000 */ 496 u32 pll_sys_set; /* 0x004 */ 497 u32 pll_sys_clr; /* 0x008 */ 498 u32 pll_sys_tog; /* 0x00c */ 499 u32 usb1_pll_480_ctrl; /* 0x010 */ 500 u32 usb1_pll_480_ctrl_set; /* 0x014 */ 501 u32 usb1_pll_480_ctrl_clr; /* 0x018 */ 502 u32 usb1_pll_480_ctrl_tog; /* 0x01c */ 503 u32 usb2_pll_480_ctrl; /* 0x020 */ 504 u32 usb2_pll_480_ctrl_set; /* 0x024 */ 505 u32 usb2_pll_480_ctrl_clr; /* 0x028 */ 506 u32 usb2_pll_480_ctrl_tog; /* 0x02c */ 507 u32 pll_528; /* 0x030 */ 508 u32 pll_528_set; /* 0x034 */ 509 u32 pll_528_clr; /* 0x038 */ 510 u32 pll_528_tog; /* 0x03c */ 511 u32 pll_528_ss; /* 0x040 */ 512 u32 rsvd0[3]; 513 u32 pll_528_num; /* 0x050 */ 514 u32 rsvd1[3]; 515 u32 pll_528_denom; /* 0x060 */ 516 u32 rsvd2[3]; 517 u32 pll_audio; /* 0x070 */ 518 u32 pll_audio_set; /* 0x074 */ 519 u32 pll_audio_clr; /* 0x078 */ 520 u32 pll_audio_tog; /* 0x07c */ 521 u32 pll_audio_num; /* 0x080 */ 522 u32 rsvd3[3]; 523 u32 pll_audio_denom; /* 0x090 */ 524 u32 rsvd4[3]; 525 u32 pll_video; /* 0x0a0 */ 526 u32 pll_video_set; /* 0x0a4 */ 527 u32 pll_video_clr; /* 0x0a8 */ 528 u32 pll_video_tog; /* 0x0ac */ 529 u32 pll_video_num; /* 0x0b0 */ 530 u32 rsvd5[3]; 531 u32 pll_video_denom; /* 0x0c0 */ 532 u32 rsvd6[3]; 533 u32 pll_mlb; /* 0x0d0 */ 534 u32 pll_mlb_set; /* 0x0d4 */ 535 u32 pll_mlb_clr; /* 0x0d8 */ 536 u32 pll_mlb_tog; /* 0x0dc */ 537 u32 pll_enet; /* 0x0e0 */ 538 u32 pll_enet_set; /* 0x0e4 */ 539 u32 pll_enet_clr; /* 0x0e8 */ 540 u32 pll_enet_tog; /* 0x0ec */ 541 u32 pfd_480; /* 0x0f0 */ 542 u32 pfd_480_set; /* 0x0f4 */ 543 u32 pfd_480_clr; /* 0x0f8 */ 544 u32 pfd_480_tog; /* 0x0fc */ 545 u32 pfd_528; /* 0x100 */ 546 u32 pfd_528_set; /* 0x104 */ 547 u32 pfd_528_clr; /* 0x108 */ 548 u32 pfd_528_tog; /* 0x10c */ 549 u32 reg_1p1; /* 0x110 */ 550 u32 reg_1p1_set; /* 0x114 */ 551 u32 reg_1p1_clr; /* 0x118 */ 552 u32 reg_1p1_tog; /* 0x11c */ 553 u32 reg_3p0; /* 0x120 */ 554 u32 reg_3p0_set; /* 0x124 */ 555 u32 reg_3p0_clr; /* 0x128 */ 556 u32 reg_3p0_tog; /* 0x12c */ 557 u32 reg_2p5; /* 0x130 */ 558 u32 reg_2p5_set; /* 0x134 */ 559 u32 reg_2p5_clr; /* 0x138 */ 560 u32 reg_2p5_tog; /* 0x13c */ 561 u32 reg_core; /* 0x140 */ 562 u32 reg_core_set; /* 0x144 */ 563 u32 reg_core_clr; /* 0x148 */ 564 u32 reg_core_tog; /* 0x14c */ 565 u32 ana_misc0; /* 0x150 */ 566 u32 ana_misc0_set; /* 0x154 */ 567 u32 ana_misc0_clr; /* 0x158 */ 568 u32 ana_misc0_tog; /* 0x15c */ 569 u32 ana_misc1; /* 0x160 */ 570 u32 ana_misc1_set; /* 0x164 */ 571 u32 ana_misc1_clr; /* 0x168 */ 572 u32 ana_misc1_tog; /* 0x16c */ 573 u32 ana_misc2; /* 0x170 */ 574 u32 ana_misc2_set; /* 0x174 */ 575 u32 ana_misc2_clr; /* 0x178 */ 576 u32 ana_misc2_tog; /* 0x17c */ 577 u32 tempsense0; /* 0x180 */ 578 u32 tempsense0_set; /* 0x184 */ 579 u32 tempsense0_clr; /* 0x188 */ 580 u32 tempsense0_tog; /* 0x18c */ 581 u32 tempsense1; /* 0x190 */ 582 u32 tempsense1_set; /* 0x194 */ 583 u32 tempsense1_clr; /* 0x198 */ 584 u32 tempsense1_tog; /* 0x19c */ 585 u32 usb1_vbus_detect; /* 0x1a0 */ 586 u32 usb1_vbus_detect_set; /* 0x1a4 */ 587 u32 usb1_vbus_detect_clr; /* 0x1a8 */ 588 u32 usb1_vbus_detect_tog; /* 0x1ac */ 589 u32 usb1_chrg_detect; /* 0x1b0 */ 590 u32 usb1_chrg_detect_set; /* 0x1b4 */ 591 u32 usb1_chrg_detect_clr; /* 0x1b8 */ 592 u32 usb1_chrg_detect_tog; /* 0x1bc */ 593 u32 usb1_vbus_det_stat; /* 0x1c0 */ 594 u32 usb1_vbus_det_stat_set; /* 0x1c4 */ 595 u32 usb1_vbus_det_stat_clr; /* 0x1c8 */ 596 u32 usb1_vbus_det_stat_tog; /* 0x1cc */ 597 u32 usb1_chrg_det_stat; /* 0x1d0 */ 598 u32 usb1_chrg_det_stat_set; /* 0x1d4 */ 599 u32 usb1_chrg_det_stat_clr; /* 0x1d8 */ 600 u32 usb1_chrg_det_stat_tog; /* 0x1dc */ 601 u32 usb1_loopback; /* 0x1e0 */ 602 u32 usb1_loopback_set; /* 0x1e4 */ 603 u32 usb1_loopback_clr; /* 0x1e8 */ 604 u32 usb1_loopback_tog; /* 0x1ec */ 605 u32 usb1_misc; /* 0x1f0 */ 606 u32 usb1_misc_set; /* 0x1f4 */ 607 u32 usb1_misc_clr; /* 0x1f8 */ 608 u32 usb1_misc_tog; /* 0x1fc */ 609 u32 usb2_vbus_detect; /* 0x200 */ 610 u32 usb2_vbus_detect_set; /* 0x204 */ 611 u32 usb2_vbus_detect_clr; /* 0x208 */ 612 u32 usb2_vbus_detect_tog; /* 0x20c */ 613 u32 usb2_chrg_detect; /* 0x210 */ 614 u32 usb2_chrg_detect_set; /* 0x214 */ 615 u32 usb2_chrg_detect_clr; /* 0x218 */ 616 u32 usb2_chrg_detect_tog; /* 0x21c */ 617 u32 usb2_vbus_det_stat; /* 0x220 */ 618 u32 usb2_vbus_det_stat_set; /* 0x224 */ 619 u32 usb2_vbus_det_stat_clr; /* 0x228 */ 620 u32 usb2_vbus_det_stat_tog; /* 0x22c */ 621 u32 usb2_chrg_det_stat; /* 0x230 */ 622 u32 usb2_chrg_det_stat_set; /* 0x234 */ 623 u32 usb2_chrg_det_stat_clr; /* 0x238 */ 624 u32 usb2_chrg_det_stat_tog; /* 0x23c */ 625 u32 usb2_loopback; /* 0x240 */ 626 u32 usb2_loopback_set; /* 0x244 */ 627 u32 usb2_loopback_clr; /* 0x248 */ 628 u32 usb2_loopback_tog; /* 0x24c */ 629 u32 usb2_misc; /* 0x250 */ 630 u32 usb2_misc_set; /* 0x254 */ 631 u32 usb2_misc_clr; /* 0x258 */ 632 u32 usb2_misc_tog; /* 0x25c */ 633 u32 digprog; /* 0x260 */ 634 u32 reserved1[7]; 635 u32 digprog_sololite; /* 0x280 */ 636 }; 637 638 #define ANATOP_PFD_480_PFD0_FRAC_SHIFT 0 639 #define ANATOP_PFD_480_PFD0_FRAC_MASK (0x3f<<ANATOP_PFD_480_PFD0_FRAC_SHIFT) 640 #define ANATOP_PFD_480_PFD0_STABLE_SHIFT 6 641 #define ANATOP_PFD_480_PFD0_STABLE_MASK (1<<ANATOP_PFD_480_PFD0_STABLE_SHIFT) 642 #define ANATOP_PFD_480_PFD0_CLKGATE_SHIFT 7 643 #define ANATOP_PFD_480_PFD0_CLKGATE_MASK (1<<ANATOP_PFD_480_PFD0_CLKGATE_SHIFT) 644 #define ANATOP_PFD_480_PFD1_FRAC_SHIFT 8 645 #define ANATOP_PFD_480_PFD1_FRAC_MASK (0x3f<<ANATOP_PFD_480_PFD1_FRAC_SHIFT) 646 #define ANATOP_PFD_480_PFD1_STABLE_SHIFT 14 647 #define ANATOP_PFD_480_PFD1_STABLE_MASK (1<<ANATOP_PFD_480_PFD1_STABLE_SHIFT) 648 #define ANATOP_PFD_480_PFD1_CLKGATE_SHIFT 15 649 #define ANATOP_PFD_480_PFD1_CLKGATE_MASK (0x3f<<ANATOP_PFD_480_PFD1_CLKGATE_SHIFT) 650 #define ANATOP_PFD_480_PFD2_FRAC_SHIFT 16 651 #define ANATOP_PFD_480_PFD2_FRAC_MASK (1<<ANATOP_PFD_480_PFD2_FRAC_SHIFT) 652 #define ANATOP_PFD_480_PFD2_STABLE_SHIFT 22 653 #define ANATOP_PFD_480_PFD2_STABLE_MASK (1<<ANATOP_PFD_480_PFD2_STABLE_SHIFT) 654 #define ANATOP_PFD_480_PFD2_CLKGATE_SHIFT 23 655 #define ANATOP_PFD_480_PFD2_CLKGATE_MASK (0x3f<<ANATOP_PFD_480_PFD2_CLKGATE_SHIFT) 656 #define ANATOP_PFD_480_PFD3_FRAC_SHIFT 24 657 #define ANATOP_PFD_480_PFD3_FRAC_MASK (1<<ANATOP_PFD_480_PFD3_FRAC_SHIFT) 658 #define ANATOP_PFD_480_PFD3_STABLE_SHIFT 30 659 #define ANATOP_PFD_480_PFD3_STABLE_MASK (1<<ANATOP_PFD_480_PFD3_STABLE_SHIFT) 660 #define ANATOP_PFD_480_PFD3_CLKGATE_SHIFT 31 661 662 struct iomuxc_base_regs { 663 u32 gpr[14]; /* 0x000 */ 664 u32 obsrv[5]; /* 0x038 */ 665 u32 swmux_ctl[197]; /* 0x04c */ 666 u32 swpad_ctl[250]; /* 0x360 */ 667 u32 swgrp[26]; /* 0x748 */ 668 u32 daisy[104]; /* 0x7b0..94c */ 669 }; 670 671 struct wdog_regs { 672 u16 wcr; /* Control */ 673 u16 wsr; /* Service */ 674 u16 wrsr; /* Reset Status */ 675 u16 wicr; /* Interrupt Control */ 676 u16 wmcr; /* Miscellaneous Control */ 677 }; 678 679 #endif /* __ASSEMBLER__*/ 680 #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */ 681