123608e23SJason Liu /*
223608e23SJason Liu  * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
323608e23SJason Liu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
523608e23SJason Liu  */
623608e23SJason Liu 
723608e23SJason Liu #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
823608e23SJason Liu #define __ASM_ARCH_MX6_IMX_REGS_H__
923608e23SJason Liu 
108e99ecd7SBenoît Thébaudeau #define ARCH_MXC
118e99ecd7SBenoît Thébaudeau 
12d73d5aeeSPeng Fan #ifdef CONFIG_MX6UL
13d73d5aeeSPeng Fan #define CONFIG_SYS_CACHELINE_SIZE	64
14d73d5aeeSPeng Fan #else
15c415919dSEric Nelson #define CONFIG_SYS_CACHELINE_SIZE	32
16d73d5aeeSPeng Fan #endif
17c415919dSEric Nelson 
1823608e23SJason Liu #define ROMCP_ARB_BASE_ADDR             0x00000000
1923608e23SJason Liu #define ROMCP_ARB_END_ADDR              0x000FFFFF
2025b4aa14SFabio Estevam 
2125b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
2225b4aa14SFabio Estevam #define GPU_2D_ARB_BASE_ADDR            0x02200000
2325b4aa14SFabio Estevam #define GPU_2D_ARB_END_ADDR             0x02203FFF
2425b4aa14SFabio Estevam #define OPENVG_ARB_BASE_ADDR            0x02204000
2525b4aa14SFabio Estevam #define OPENVG_ARB_END_ADDR             0x02207FFF
26bc32fc69SPeng Fan #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
2705d54b82SFabio Estevam #define CAAM_ARB_BASE_ADDR              0x00100000
2805d54b82SFabio Estevam #define CAAM_ARB_END_ADDR               0x00107FFF
2905d54b82SFabio Estevam #define GPU_ARB_BASE_ADDR               0x01800000
3005d54b82SFabio Estevam #define GPU_ARB_END_ADDR                0x01803FFF
3105d54b82SFabio Estevam #define APBH_DMA_ARB_BASE_ADDR          0x01804000
3205d54b82SFabio Estevam #define APBH_DMA_ARB_END_ADDR           0x0180BFFF
3305d54b82SFabio Estevam #define M4_BOOTROM_BASE_ADDR			0x007F8000
3405d54b82SFabio Estevam 
3525b4aa14SFabio Estevam #else
3623608e23SJason Liu #define CAAM_ARB_BASE_ADDR              0x00100000
3723608e23SJason Liu #define CAAM_ARB_END_ADDR               0x00103FFF
3823608e23SJason Liu #define APBH_DMA_ARB_BASE_ADDR          0x00110000
3923608e23SJason Liu #define APBH_DMA_ARB_END_ADDR           0x00117FFF
4023608e23SJason Liu #define HDMI_ARB_BASE_ADDR              0x00120000
4123608e23SJason Liu #define HDMI_ARB_END_ADDR               0x00128FFF
4223608e23SJason Liu #define GPU_3D_ARB_BASE_ADDR            0x00130000
4323608e23SJason Liu #define GPU_3D_ARB_END_ADDR             0x00133FFF
4423608e23SJason Liu #define GPU_2D_ARB_BASE_ADDR            0x00134000
4523608e23SJason Liu #define GPU_2D_ARB_END_ADDR             0x00137FFF
4623608e23SJason Liu #define DTCP_ARB_BASE_ADDR              0x00138000
4723608e23SJason Liu #define DTCP_ARB_END_ADDR               0x0013BFFF
4825b4aa14SFabio Estevam #endif	/* CONFIG_MX6SL */
4999193e30SStefan Roese 
5099193e30SStefan Roese #define MXS_APBH_BASE			APBH_DMA_ARB_BASE_ADDR
5199193e30SStefan Roese #define MXS_GPMI_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x02000)
5299193e30SStefan Roese #define MXS_BCH_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x04000)
5399193e30SStefan Roese 
5423608e23SJason Liu /* GPV - PL301 configuration ports */
55bc32fc69SPeng Fan #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
5625b4aa14SFabio Estevam #define GPV2_BASE_ADDR                  0x00D00000
5725b4aa14SFabio Estevam #else
5823608e23SJason Liu #define GPV2_BASE_ADDR			0x00200000
5925b4aa14SFabio Estevam #endif
6025b4aa14SFabio Estevam 
61bc32fc69SPeng Fan #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
6205d54b82SFabio Estevam #define GPV3_BASE_ADDR			0x00E00000
6305d54b82SFabio Estevam #define GPV4_BASE_ADDR			0x00F00000
6405d54b82SFabio Estevam #define GPV5_BASE_ADDR			0x01000000
6505d54b82SFabio Estevam #define GPV6_BASE_ADDR			0x01100000
6605d54b82SFabio Estevam #define PCIE_ARB_BASE_ADDR              0x08000000
6705d54b82SFabio Estevam #define PCIE_ARB_END_ADDR               0x08FFFFFF
6805d54b82SFabio Estevam 
6905d54b82SFabio Estevam #else
7023608e23SJason Liu #define GPV3_BASE_ADDR			0x00300000
7123608e23SJason Liu #define GPV4_BASE_ADDR			0x00800000
7205d54b82SFabio Estevam #define PCIE_ARB_BASE_ADDR              0x01000000
7305d54b82SFabio Estevam #define PCIE_ARB_END_ADDR               0x01FFFFFF
7405d54b82SFabio Estevam #endif
7505d54b82SFabio Estevam 
7623608e23SJason Liu #define IRAM_BASE_ADDR			0x00900000
7723608e23SJason Liu #define SCU_BASE_ADDR                   0x00A00000
7823608e23SJason Liu #define IC_INTERFACES_BASE_ADDR         0x00A00100
7923608e23SJason Liu #define GLOBAL_TIMER_BASE_ADDR          0x00A00200
8023608e23SJason Liu #define PRIVATE_TIMERS_WD_BASE_ADDR     0x00A00600
8123608e23SJason Liu #define IC_DISTRIBUTOR_BASE_ADDR        0x00A01000
826d73c234SFabio Estevam #define L2_PL310_BASE			0x00A02000
8323608e23SJason Liu #define GPV0_BASE_ADDR                  0x00B00000
8423608e23SJason Liu #define GPV1_BASE_ADDR                  0x00C00000
8523608e23SJason Liu 
8623608e23SJason Liu #define AIPS1_ARB_BASE_ADDR             0x02000000
8723608e23SJason Liu #define AIPS1_ARB_END_ADDR              0x020FFFFF
8823608e23SJason Liu #define AIPS2_ARB_BASE_ADDR             0x02100000
8923608e23SJason Liu #define AIPS2_ARB_END_ADDR              0x021FFFFF
90bc32fc69SPeng Fan /* AIPS3 only on i.MX6SX */
91e8cdeefcSYe.Li #define AIPS3_ARB_BASE_ADDR             0x02200000
92e8cdeefcSYe.Li #define AIPS3_ARB_END_ADDR              0x022FFFFF
93bc32fc69SPeng Fan #ifdef CONFIG_MX6SX
9405d54b82SFabio Estevam #define WEIM_ARB_BASE_ADDR              0x50000000
9505d54b82SFabio Estevam #define WEIM_ARB_END_ADDR               0x57FFFFFF
96b93ab2eeSPeng Fan #define QSPI0_AMBA_BASE                0x60000000
97b93ab2eeSPeng Fan #define QSPI0_AMBA_END                 0x6FFFFFFF
98b93ab2eeSPeng Fan #define QSPI1_AMBA_BASE                0x70000000
99b93ab2eeSPeng Fan #define QSPI1_AMBA_END                 0x7FFFFFFF
100bc32fc69SPeng Fan #elif defined(CONFIG_MX6UL)
101bc32fc69SPeng Fan #define WEIM_ARB_BASE_ADDR              0x50000000
102bc32fc69SPeng Fan #define WEIM_ARB_END_ADDR               0x57FFFFFF
103bc32fc69SPeng Fan #define QSPI0_AMBA_BASE                 0x60000000
104bc32fc69SPeng Fan #define QSPI0_AMBA_END                  0x6FFFFFFF
10505d54b82SFabio Estevam #else
10623608e23SJason Liu #define SATA_ARB_BASE_ADDR              0x02200000
10723608e23SJason Liu #define SATA_ARB_END_ADDR               0x02203FFF
10823608e23SJason Liu #define OPENVG_ARB_BASE_ADDR            0x02204000
10923608e23SJason Liu #define OPENVG_ARB_END_ADDR             0x02207FFF
11023608e23SJason Liu #define HSI_ARB_BASE_ADDR               0x02208000
11123608e23SJason Liu #define HSI_ARB_END_ADDR                0x0220BFFF
11223608e23SJason Liu #define IPU1_ARB_BASE_ADDR              0x02400000
11323608e23SJason Liu #define IPU1_ARB_END_ADDR               0x027FFFFF
11423608e23SJason Liu #define IPU2_ARB_BASE_ADDR              0x02800000
11523608e23SJason Liu #define IPU2_ARB_END_ADDR               0x02BFFFFF
11623608e23SJason Liu #define WEIM_ARB_BASE_ADDR              0x08000000
11723608e23SJason Liu #define WEIM_ARB_END_ADDR               0x0FFFFFFF
11805d54b82SFabio Estevam #endif
11923608e23SJason Liu 
120bc32fc69SPeng Fan #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
12125b4aa14SFabio Estevam #define MMDC0_ARB_BASE_ADDR             0x80000000
12225b4aa14SFabio Estevam #define MMDC0_ARB_END_ADDR              0xFFFFFFFF
12325b4aa14SFabio Estevam #define MMDC1_ARB_BASE_ADDR             0xC0000000
12425b4aa14SFabio Estevam #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
12525b4aa14SFabio Estevam #else
12623608e23SJason Liu #define MMDC0_ARB_BASE_ADDR             0x10000000
12723608e23SJason Liu #define MMDC0_ARB_END_ADDR              0x7FFFFFFF
12823608e23SJason Liu #define MMDC1_ARB_BASE_ADDR             0x80000000
12923608e23SJason Liu #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
13025b4aa14SFabio Estevam #endif
13123608e23SJason Liu 
13205d54b82SFabio Estevam #ifndef CONFIG_MX6SX
13305d4df1dSFabio Estevam #define IPU_SOC_BASE_ADDR		IPU1_ARB_BASE_ADDR
13405d4df1dSFabio Estevam #define IPU_SOC_OFFSET			0x00200000
13505d54b82SFabio Estevam #endif
13605d4df1dSFabio Estevam 
13723608e23SJason Liu /* Defines for Blocks connected via AIPS (SkyBlue) */
13823608e23SJason Liu #define ATZ1_BASE_ADDR              AIPS1_ARB_BASE_ADDR
13923608e23SJason Liu #define ATZ2_BASE_ADDR              AIPS2_ARB_BASE_ADDR
14050a082a8SAdrian Alonso #define ATZ3_BASE_ADDR              AIPS3_ARB_BASE_ADDR
14123608e23SJason Liu #define AIPS1_BASE_ADDR             AIPS1_ON_BASE_ADDR
14223608e23SJason Liu #define AIPS2_BASE_ADDR             AIPS2_ON_BASE_ADDR
14350a082a8SAdrian Alonso #define AIPS3_BASE_ADDR             AIPS3_ON_BASE_ADDR
14423608e23SJason Liu 
14523608e23SJason Liu #define SPDIF_BASE_ADDR             (ATZ1_BASE_ADDR + 0x04000)
14623608e23SJason Liu #define ECSPI1_BASE_ADDR            (ATZ1_BASE_ADDR + 0x08000)
14723608e23SJason Liu #define ECSPI2_BASE_ADDR            (ATZ1_BASE_ADDR + 0x0C000)
14823608e23SJason Liu #define ECSPI3_BASE_ADDR            (ATZ1_BASE_ADDR + 0x10000)
14923608e23SJason Liu #define ECSPI4_BASE_ADDR            (ATZ1_BASE_ADDR + 0x14000)
15025b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
15125b4aa14SFabio Estevam #define UART5_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x18000)
15225b4aa14SFabio Estevam #define UART1_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x20000)
15325b4aa14SFabio Estevam #define UART2_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x24000)
15425b4aa14SFabio Estevam #define SSI1_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x28000)
15525b4aa14SFabio Estevam #define SSI2_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x2C000)
15625b4aa14SFabio Estevam #define SSI3_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x30000)
15725b4aa14SFabio Estevam #define UART3_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x34000)
15825b4aa14SFabio Estevam #define UART4_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x38000)
15925b4aa14SFabio Estevam #else
16005d54b82SFabio Estevam #ifndef CONFIG_MX6SX
16123608e23SJason Liu #define ECSPI5_BASE_ADDR            (ATZ1_BASE_ADDR + 0x18000)
16205d54b82SFabio Estevam #endif
16323608e23SJason Liu #define UART1_BASE                  (ATZ1_BASE_ADDR + 0x20000)
16423608e23SJason Liu #define ESAI1_BASE_ADDR             (ATZ1_BASE_ADDR + 0x24000)
16523608e23SJason Liu #define SSI1_BASE_ADDR              (ATZ1_BASE_ADDR + 0x28000)
16623608e23SJason Liu #define SSI2_BASE_ADDR              (ATZ1_BASE_ADDR + 0x2C000)
16723608e23SJason Liu #define SSI3_BASE_ADDR              (ATZ1_BASE_ADDR + 0x30000)
16823608e23SJason Liu #define ASRC_BASE_ADDR              (ATZ1_BASE_ADDR + 0x34000)
16925b4aa14SFabio Estevam #endif
17025b4aa14SFabio Estevam 
17105d54b82SFabio Estevam #ifndef CONFIG_MX6SX
17223608e23SJason Liu #define SPBA_BASE_ADDR              (ATZ1_BASE_ADDR + 0x3C000)
17323608e23SJason Liu #define VPU_BASE_ADDR               (ATZ1_BASE_ADDR + 0x40000)
17405d54b82SFabio Estevam #endif
17523608e23SJason Liu #define AIPS1_ON_BASE_ADDR          (ATZ1_BASE_ADDR + 0x7C000)
17623608e23SJason Liu 
17723608e23SJason Liu #define AIPS1_OFF_BASE_ADDR         (ATZ1_BASE_ADDR + 0x80000)
17823608e23SJason Liu #define PWM1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x0000)
17923608e23SJason Liu #define PWM2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4000)
18023608e23SJason Liu #define PWM3_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x8000)
18123608e23SJason Liu #define PWM4_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0xC000)
18223608e23SJason Liu #define CAN1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x10000)
18323608e23SJason Liu #define CAN2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
18423608e23SJason Liu #define GPT1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x18000)
18523608e23SJason Liu #define GPIO1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x1C000)
18623608e23SJason Liu #define GPIO2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x20000)
18723608e23SJason Liu #define GPIO3_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x24000)
18823608e23SJason Liu #define GPIO4_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x28000)
18923608e23SJason Liu #define GPIO5_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x2C000)
19023608e23SJason Liu #define GPIO6_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x30000)
19123608e23SJason Liu #define GPIO7_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
19223608e23SJason Liu #define KPP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x38000)
19323608e23SJason Liu #define WDOG1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x3C000)
19423608e23SJason Liu #define WDOG2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x40000)
1953f467529SWolfgang Grandegger #define ANATOP_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x48000)
1963f467529SWolfgang Grandegger #define USB_PHY0_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x49000)
1973f467529SWolfgang Grandegger #define USB_PHY1_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x4a000)
19823608e23SJason Liu #define CCM_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x44000)
19923608e23SJason Liu #define SNVS_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4C000)
20023608e23SJason Liu #define EPIT1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x50000)
20123608e23SJason Liu #define EPIT2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x54000)
20223608e23SJason Liu #define SRC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x58000)
20323608e23SJason Liu #define GPC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x5C000)
20423608e23SJason Liu #define IOMUXC_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x60000)
20525b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
20625b4aa14SFabio Estevam #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x64000)
20725b4aa14SFabio Estevam #define SIPIX_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
20825b4aa14SFabio Estevam #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
20905d54b82SFabio Estevam #elif CONFIG_MX6SX
21005d54b82SFabio Estevam #define CANFD1_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x68000)
21105d54b82SFabio Estevam #define SDMA_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x6C000)
21205d54b82SFabio Estevam #define CANFD2_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x70000)
21305d54b82SFabio Estevam #define SEMAPHORE1_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x74000)
21405d54b82SFabio Estevam #define SEMAPHORE2_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x78000)
21505d54b82SFabio Estevam #define RDC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
21625b4aa14SFabio Estevam #else
21723608e23SJason Liu #define DCIC1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x64000)
21823608e23SJason Liu #define DCIC2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
21923608e23SJason Liu #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
22025b4aa14SFabio Estevam #endif
22123608e23SJason Liu 
22223608e23SJason Liu #define AIPS2_ON_BASE_ADDR          (ATZ2_BASE_ADDR + 0x7C000)
22323608e23SJason Liu #define AIPS2_OFF_BASE_ADDR         (ATZ2_BASE_ADDR + 0x80000)
22450a082a8SAdrian Alonso #define AIPS3_ON_BASE_ADDR          (ATZ3_BASE_ADDR + 0x7C000)
22550a082a8SAdrian Alonso #define AIPS3_OFF_BASE_ADDR         (ATZ3_BASE_ADDR + 0x80000)
22623608e23SJason Liu #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR)
22723608e23SJason Liu #define ARM_BASE_ADDR		    (ATZ2_BASE_ADDR + 0x40000)
2280200020bSRaul Cardenas 
2290200020bSRaul Cardenas #define CONFIG_SYS_FSL_SEC_ADDR     CAAM_BASE_ADDR
2300200020bSRaul Cardenas #define CONFIG_SYS_FSL_JR0_ADDR     (CAAM_BASE_ADDR + 0x1000)
2310200020bSRaul Cardenas 
2325546ad07SYe.Li #define USB_PL301_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x0000)
2335546ad07SYe.Li #define USB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x4000)
23425b4aa14SFabio Estevam 
23523608e23SJason Liu #define ENET_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x8000)
23625b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
23725b4aa14SFabio Estevam #define MSHC_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0xC000)
23825b4aa14SFabio Estevam #else
23923608e23SJason Liu #define MLB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0xC000)
24025b4aa14SFabio Estevam #endif
24125b4aa14SFabio Estevam 
24223608e23SJason Liu #define USDHC1_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x10000)
24323608e23SJason Liu #define USDHC2_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x14000)
24423608e23SJason Liu #define USDHC3_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x18000)
24523608e23SJason Liu #define USDHC4_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x1C000)
24623608e23SJason Liu #define I2C1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x20000)
24723608e23SJason Liu #define I2C2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x24000)
24823608e23SJason Liu #define I2C3_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x28000)
24923608e23SJason Liu #define ROMCP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x2C000)
25023608e23SJason Liu #define MMDC_P0_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x30000)
251bc32fc69SPeng Fan /* i.MX6SL */
25225b4aa14SFabio Estevam #define RNGB_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x34000)
253bc32fc69SPeng Fan #ifdef CONFIG_MX6UL
254bc32fc69SPeng Fan #define ENET2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
25525b4aa14SFabio Estevam #else
256bc32fc69SPeng Fan /* i.MX6SX */
257bc32fc69SPeng Fan #define ENET2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x34000)
25825b4aa14SFabio Estevam #endif
259bc32fc69SPeng Fan /* i.MX6DQ/SDL */
260bc32fc69SPeng Fan #define MMDC_P1_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x34000)
26125b4aa14SFabio Estevam 
26223608e23SJason Liu #define WEIM_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x38000)
26323608e23SJason Liu #define OCOTP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x3C000)
26423608e23SJason Liu #define CSU_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x40000)
26523608e23SJason Liu #define IP2APB_PERFMON1_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x44000)
26623608e23SJason Liu #define IP2APB_PERFMON2_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x48000)
26705d54b82SFabio Estevam #ifdef CONFIG_MX6SX
26805d54b82SFabio Estevam #define DEBUG_MONITOR_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x4C000)
26905d54b82SFabio Estevam #else
27023608e23SJason Liu #define IP2APB_PERFMON3_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x4C000)
27105d54b82SFabio Estevam #endif
27223608e23SJason Liu #define IP2APB_TZASC1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x50000)
273bc32fc69SPeng Fan #ifdef CONFIG_MX6UL
274bc32fc69SPeng Fan #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
275bc32fc69SPeng Fan #elif defined(CONFIG_MX6SX)
27605d54b82SFabio Estevam #define SAI1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x54000)
27723608e23SJason Liu #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
27805d54b82SFabio Estevam #define SAI2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
279b93ab2eeSPeng Fan #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
280b93ab2eeSPeng Fan #define QSPI1_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x64000)
28105d54b82SFabio Estevam #else
282bc32fc69SPeng Fan #define IP2APB_TZASC2_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x54000)
28323608e23SJason Liu #define MIPI_CSI2_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x5C000)
28423608e23SJason Liu #define MIPI_DSI_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x60000)
28523608e23SJason Liu #define VDOA_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x64000)
28605d54b82SFabio Estevam #endif
287bc32fc69SPeng Fan #define MX6UL_WDOG3_BASE_ADDR       (AIPS2_OFF_BASE_ADDR + 0x64000)
28823608e23SJason Liu #define UART2_BASE                  (AIPS2_OFF_BASE_ADDR + 0x68000)
28923608e23SJason Liu #define UART3_BASE                  (AIPS2_OFF_BASE_ADDR + 0x6C000)
29023608e23SJason Liu #define UART4_BASE                  (AIPS2_OFF_BASE_ADDR + 0x70000)
29123608e23SJason Liu #define UART5_BASE                  (AIPS2_OFF_BASE_ADDR + 0x74000)
29221a26940SHeiko Schocher #define I2C4_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x78000)
29323608e23SJason Liu #define IP2APB_USBPHY1_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x78000)
29423608e23SJason Liu #define IP2APB_USBPHY2_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x7C000)
29523608e23SJason Liu 
29605d54b82SFabio Estevam #ifdef CONFIG_MX6SX
29705d54b82SFabio Estevam #define GIS_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x04000)
29805d54b82SFabio Estevam #define DCIC1_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x0C000)
29905d54b82SFabio Estevam #define DCIC2_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x10000)
30005d54b82SFabio Estevam #define CSI1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x14000)
30105d54b82SFabio Estevam #define PXP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x18000)
30205d54b82SFabio Estevam #define CSI2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x1C000)
30305d54b82SFabio Estevam #define LCDIF1_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x20000)
30405d54b82SFabio Estevam #define LCDIF2_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x24000)
30505d54b82SFabio Estevam #define VADC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x28000)
30605d54b82SFabio Estevam #define VDEC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x2C000)
30705d54b82SFabio Estevam #define SPBA_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x3C000)
30805d54b82SFabio Estevam #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
30905d54b82SFabio Estevam #define ADC1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x80000)
31005d54b82SFabio Estevam #define ADC2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
31105d54b82SFabio Estevam #define ECSPI5_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x8C000)
31205d54b82SFabio Estevam #define HS_BASE_ADDR                (AIPS3_ARB_BASE_ADDR + 0x90000)
31305d54b82SFabio Estevam #define MU_MCU_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x94000)
31405d54b82SFabio Estevam #define CANFD_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x98000)
31505d54b82SFabio Estevam #define MU_DSP_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x9C000)
31605d54b82SFabio Estevam #define UART6_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0xA0000)
31705d54b82SFabio Estevam #define PWM5_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA4000)
31805d54b82SFabio Estevam #define PWM6_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA8000)
31905d54b82SFabio Estevam #define PWM7_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xAC000)
32005d54b82SFabio Estevam #define PWM8_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xB0000)
32105d54b82SFabio Estevam #endif
322bc32fc69SPeng Fan #define MX6SX_WDOG3_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x88000)
323bc32fc69SPeng Fan 
324bc32fc69SPeng Fan /* only for i.MX6SX/UL */
325bc32fc69SPeng Fan #define WDOG3_BASE_ADDR (is_cpu_type(MXC_CPU_MX6UL) ?	\
326bc32fc69SPeng Fan 			 MX6UL_WDOG3_BASE_ADDR :  MX6SX_WDOG3_BASE_ADDR)
32705d54b82SFabio Estevam 
32823608e23SJason Liu #define CHIP_REV_1_0                 0x10
329f2f07e85SStefano Babic #define CHIP_REV_1_2                 0x12
330f2f07e85SStefano Babic #define CHIP_REV_1_5                 0x15
331f9a1e9f8SPeng Fan #define CHIP_REV_2_0                 0x20
332bc32fc69SPeng Fan #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
33323608e23SJason Liu #define IRAM_SIZE                    0x00040000
33405d54b82SFabio Estevam #else
33505d54b82SFabio Estevam #define IRAM_SIZE                    0x00020000
33605d54b82SFabio Estevam #endif
33728774cbaSTroy Kisky #define FEC_QUIRK_ENET_MAC
33823608e23SJason Liu 
33923608e23SJason Liu #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
34023608e23SJason Liu #include <asm/types.h>
34123608e23SJason Liu 
342be252b65SFabio Estevam extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
34323608e23SJason Liu 
344a76df709SGabriel Huau #define SRC_SCR_CORE_1_RESET_OFFSET     14
345a76df709SGabriel Huau #define SRC_SCR_CORE_1_RESET_MASK       (1<<SRC_SCR_CORE_1_RESET_OFFSET)
346a76df709SGabriel Huau #define SRC_SCR_CORE_2_RESET_OFFSET     15
347a76df709SGabriel Huau #define SRC_SCR_CORE_2_RESET_MASK       (1<<SRC_SCR_CORE_2_RESET_OFFSET)
348a76df709SGabriel Huau #define SRC_SCR_CORE_3_RESET_OFFSET     16
349a76df709SGabriel Huau #define SRC_SCR_CORE_3_RESET_MASK       (1<<SRC_SCR_CORE_3_RESET_OFFSET)
350a76df709SGabriel Huau #define SRC_SCR_CORE_1_ENABLE_OFFSET    22
351a76df709SGabriel Huau #define SRC_SCR_CORE_1_ENABLE_MASK      (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
352a76df709SGabriel Huau #define SRC_SCR_CORE_2_ENABLE_OFFSET    23
353a76df709SGabriel Huau #define SRC_SCR_CORE_2_ENABLE_MASK      (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
354a76df709SGabriel Huau #define SRC_SCR_CORE_3_ENABLE_OFFSET    24
355a76df709SGabriel Huau #define SRC_SCR_CORE_3_ENABLE_MASK      (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
356a76df709SGabriel Huau 
357573960acSFabio Estevam /* WEIM registers */
358573960acSFabio Estevam struct weim {
359573960acSFabio Estevam 	u32 cs0gcr1;
360573960acSFabio Estevam 	u32 cs0gcr2;
361573960acSFabio Estevam 	u32 cs0rcr1;
362573960acSFabio Estevam 	u32 cs0rcr2;
363573960acSFabio Estevam 	u32 cs0wcr1;
364573960acSFabio Estevam 	u32 cs0wcr2;
365573960acSFabio Estevam 
366573960acSFabio Estevam 	u32 cs1gcr1;
367573960acSFabio Estevam 	u32 cs1gcr2;
368573960acSFabio Estevam 	u32 cs1rcr1;
369573960acSFabio Estevam 	u32 cs1rcr2;
370573960acSFabio Estevam 	u32 cs1wcr1;
371573960acSFabio Estevam 	u32 cs1wcr2;
372573960acSFabio Estevam 
373573960acSFabio Estevam 	u32 cs2gcr1;
374573960acSFabio Estevam 	u32 cs2gcr2;
375573960acSFabio Estevam 	u32 cs2rcr1;
376573960acSFabio Estevam 	u32 cs2rcr2;
377573960acSFabio Estevam 	u32 cs2wcr1;
378573960acSFabio Estevam 	u32 cs2wcr2;
379573960acSFabio Estevam 
380573960acSFabio Estevam 	u32 cs3gcr1;
381573960acSFabio Estevam 	u32 cs3gcr2;
382573960acSFabio Estevam 	u32 cs3rcr1;
383573960acSFabio Estevam 	u32 cs3rcr2;
384573960acSFabio Estevam 	u32 cs3wcr1;
385573960acSFabio Estevam 	u32 cs3wcr2;
386573960acSFabio Estevam 
387573960acSFabio Estevam 	u32 unused[12];
388573960acSFabio Estevam 
389573960acSFabio Estevam 	u32 wcr;
390573960acSFabio Estevam 	u32 wiar;
391573960acSFabio Estevam 	u32 ear;
392573960acSFabio Estevam };
393573960acSFabio Estevam 
39423608e23SJason Liu /* System Reset Controller (SRC) */
39523608e23SJason Liu struct src {
39623608e23SJason Liu 	u32	scr;
39723608e23SJason Liu 	u32	sbmr1;
39823608e23SJason Liu 	u32	srsr;
39923608e23SJason Liu 	u32	reserved1[2];
40023608e23SJason Liu 	u32	sisr;
40123608e23SJason Liu 	u32	simr;
40223608e23SJason Liu 	u32     sbmr2;
40323608e23SJason Liu 	u32     gpr1;
40423608e23SJason Liu 	u32     gpr2;
40523608e23SJason Liu 	u32     gpr3;
40623608e23SJason Liu 	u32     gpr4;
40723608e23SJason Liu 	u32     gpr5;
40823608e23SJason Liu 	u32     gpr6;
40923608e23SJason Liu 	u32     gpr7;
41023608e23SJason Liu 	u32     gpr8;
41123608e23SJason Liu 	u32     gpr9;
41223608e23SJason Liu 	u32     gpr10;
41323608e23SJason Liu };
41423608e23SJason Liu 
4153a217731SFabio Estevam /* GPR1 bitfields */
416*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_APP_CLK_REQ_N		BIT(30)
417*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_EXIT_L1		BIT(28)
418*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_RDY_L23		BIT(27)
419*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_ENTER_L1		BIT(26)
420*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_COLOR_SW		BIT(25)
421*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_DPI_OFF			BIT(24)
422*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_EXC_MON_SLVE		BIT(22)
4233a217731SFabio Estevam #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET		21
4243a217731SFabio Estevam #define IOMUXC_GPR1_ENET_CLK_SEL_MASK		(1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
425*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX		BIT(20)
426*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX		BIT(19)
427*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_TEST_PD			BIT(18)
428*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2		BIT(17)
429*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_REF_CLK_EN		BIT(16)
430*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_USB_EXP_MODE			BIT(15)
431*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_INT			BIT(14)
4324a4d3a7dSHeiko Schocher #define IOMUXC_GPR1_USB_OTG_ID_OFFSET		13
4334a4d3a7dSHeiko Schocher #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK		(1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
434*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_GINT				BIT(12)
435*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_MASK			(0x3 << 10)
436*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_32MB			(0x0 << 10)
437*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_64MB			(0x1 << 10)
438*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_128MB			(0x2 << 10)
439*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS3			BIT(9)
440*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS2_MASK			(0x3 << 7)
441*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS2			BIT(6)
442*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS1_MASK			(0x3 << 4)
443*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS1			BIT(3)
444*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS0_OFFSET		(1)
445*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS0_MASK			(0x3 << 1)
446*d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS0			BIT(0)
4473a217731SFabio Estevam 
448a83e1b7bSEric Nelson /* GPR3 bitfields */
449a83e1b7bSEric Nelson #define IOMUXC_GPR3_GPU_DBG_OFFSET		29
450a83e1b7bSEric Nelson #define IOMUXC_GPR3_GPU_DBG_MASK		(3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
451a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET	28
452a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
453a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET	27
454a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
455a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET	26
456a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
457a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET	25
458a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
459a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_CTL_OFFSET		21
460a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_CTL_MASK		(0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
461a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET		17
462a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_STATUS_MASK		(0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
463a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET	16
464a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
465a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET	15
466a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
467a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET	14
468a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
469a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET	13
470a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
471a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET	12
472a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
473a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET	11
474a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
475a83e1b7bSEric Nelson #define IOMUXC_GPR3_IPU_DIAG_OFFSET		10
476a83e1b7bSEric Nelson #define IOMUXC_GPR3_IPU_DIAG_MASK		(1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
477a83e1b7bSEric Nelson 
478a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0	0
479a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1	1
480a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0	2
481a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1	3
482a83e1b7bSEric Nelson 
483a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET	8
484a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
485a83e1b7bSEric Nelson 
486a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET	6
487a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
488a83e1b7bSEric Nelson 
489a83e1b7bSEric Nelson #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET		4
490a83e1b7bSEric Nelson #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
491a83e1b7bSEric Nelson 
492a83e1b7bSEric Nelson #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET		2
493a83e1b7bSEric Nelson #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
494a83e1b7bSEric Nelson 
495*d62f2f8cSHeiko Schocher /* gpr12 bitfields */
496*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_IPG_CLK_EN		BIT(27)
497*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_AHB_CLK_EN		BIT(26)
498*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_ATB_CLK_EN		BIT(25)
499*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_APB_CLK_EN		BIT(24)
500*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_DEVICE_TYPE		(0xf << 12)
501*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_PCIE_CTL_2			BIT(10)
502*d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_LOS_LEVEL			(0x1f << 4)
503a83e1b7bSEric Nelson 
504de710a14SEric Nelson struct iomuxc {
505bc32fc69SPeng Fan #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
506aeadf065SFabio Estevam 	u8 reserved[0x4000];
507aeadf065SFabio Estevam #endif
508de710a14SEric Nelson 	u32 gpr[14];
509de710a14SEric Nelson };
510de710a14SEric Nelson 
511ac17dcf6SFabio Estevam struct gpc {
512ac17dcf6SFabio Estevam 	u32	cntr;
513ac17dcf6SFabio Estevam 	u32	pgr;
514ac17dcf6SFabio Estevam 	u32	imr1;
515ac17dcf6SFabio Estevam 	u32	imr2;
516ac17dcf6SFabio Estevam 	u32	imr3;
517ac17dcf6SFabio Estevam 	u32	imr4;
518ac17dcf6SFabio Estevam 	u32	isr1;
519ac17dcf6SFabio Estevam 	u32	isr2;
520ac17dcf6SFabio Estevam 	u32	isr3;
521ac17dcf6SFabio Estevam 	u32	isr4;
522ac17dcf6SFabio Estevam };
523ac17dcf6SFabio Estevam 
524de710a14SEric Nelson #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET		20
525de710a14SEric Nelson #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK		(3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
526de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET		16
527de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK			(7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
528de710a14SEric Nelson 
529de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET			15
530de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_MASK			(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
531de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES		(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
532de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES		(0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
533de710a14SEric Nelson #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH	0
534de710a14SEric Nelson #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW	1
535de710a14SEric Nelson 
536de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET		10
537de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
538de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
539de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
540de710a14SEric Nelson 
541de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET		9
542de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
543de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
544de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
545de710a14SEric Nelson 
546de710a14SEric Nelson #define IOMUXC_GPR2_BITMAP_SPWG	0
547de710a14SEric Nelson #define IOMUXC_GPR2_BITMAP_JEIDA	1
548de710a14SEric Nelson 
549de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET		8
550de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
551de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
552de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
553de710a14SEric Nelson 
554de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_18	0
555de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_24	1
556de710a14SEric Nelson 
557de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET		7
558de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
559de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
560de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
561de710a14SEric Nelson 
562de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET		6
563de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
564de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
565de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
566de710a14SEric Nelson 
567de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET		5
568de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
569de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
570de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
571de710a14SEric Nelson 
572de710a14SEric Nelson #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET		4
573de710a14SEric Nelson #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK			(1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
574de710a14SEric Nelson 
575de710a14SEric Nelson #define IOMUXC_GPR2_MODE_DISABLED	0
576de710a14SEric Nelson #define IOMUXC_GPR2_MODE_ENABLED_DI0	1
5777aa1e8bbSPierre Aubert #define IOMUXC_GPR2_MODE_ENABLED_DI1	3
578de710a14SEric Nelson 
579de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET		2
580de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
581de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
582de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
583de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
584de710a14SEric Nelson 
585de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET		0
586de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
587de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
588de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
589de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
590de710a14SEric Nelson 
591d5c37c9cSEric Nelson /* ECSPI registers */
592d5c37c9cSEric Nelson struct cspi_regs {
593d5c37c9cSEric Nelson 	u32 rxdata;
594d5c37c9cSEric Nelson 	u32 txdata;
595d5c37c9cSEric Nelson 	u32 ctrl;
596d5c37c9cSEric Nelson 	u32 cfg;
597d5c37c9cSEric Nelson 	u32 intr;
598d5c37c9cSEric Nelson 	u32 dma;
599d5c37c9cSEric Nelson 	u32 stat;
600d5c37c9cSEric Nelson 	u32 period;
601d5c37c9cSEric Nelson };
602d5c37c9cSEric Nelson 
603d5c37c9cSEric Nelson /*
604d5c37c9cSEric Nelson  * CSPI register definitions
605d5c37c9cSEric Nelson  */
606d5c37c9cSEric Nelson #define MXC_ECSPI
607d5c37c9cSEric Nelson #define MXC_CSPICTRL_EN		(1 << 0)
608d5c37c9cSEric Nelson #define MXC_CSPICTRL_MODE	(1 << 1)
609d5c37c9cSEric Nelson #define MXC_CSPICTRL_XCH	(1 << 2)
6100f1411bcSFabio Estevam #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
611d5c37c9cSEric Nelson #define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12)
612d5c37c9cSEric Nelson #define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20)
613d5c37c9cSEric Nelson #define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12)
614d5c37c9cSEric Nelson #define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8)
615d5c37c9cSEric Nelson #define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18)
616d5c37c9cSEric Nelson #define MXC_CSPICTRL_MAXBITS	0xfff
617d5c37c9cSEric Nelson #define MXC_CSPICTRL_TC		(1 << 7)
618d5c37c9cSEric Nelson #define MXC_CSPICTRL_RXOVF	(1 << 6)
619d5c37c9cSEric Nelson #define MXC_CSPIPERIOD_32KHZ	(1 << 15)
620d5c37c9cSEric Nelson #define MAX_SPI_BYTES	32
621a0ae0091SHeiko Schocher #define SPI_MAX_NUM	4
622d5c37c9cSEric Nelson 
623d5c37c9cSEric Nelson /* Bit position inside CTRL register to be associated with SS */
624d5c37c9cSEric Nelson #define MXC_CSPICTRL_CHAN	18
625d5c37c9cSEric Nelson 
626d5c37c9cSEric Nelson /* Bit position inside CON register to be associated with SS */
627d7cbcc76SMarkus Niebel #define MXC_CSPICON_PHA		0  /* SCLK phase control */
628d7cbcc76SMarkus Niebel #define MXC_CSPICON_POL		4  /* SCLK polarity */
629d7cbcc76SMarkus Niebel #define MXC_CSPICON_SSPOL	12 /* SS polarity */
630d7cbcc76SMarkus Niebel #define MXC_CSPICON_CTL		20 /* inactive state of SCLK */
631bc32fc69SPeng Fan #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL)
63225b4aa14SFabio Estevam #define MXC_SPI_BASE_ADDRESSES \
63325b4aa14SFabio Estevam 	ECSPI1_BASE_ADDR, \
63425b4aa14SFabio Estevam 	ECSPI2_BASE_ADDR, \
63525b4aa14SFabio Estevam 	ECSPI3_BASE_ADDR, \
63625b4aa14SFabio Estevam 	ECSPI4_BASE_ADDR
63725b4aa14SFabio Estevam #else
638d5c37c9cSEric Nelson #define MXC_SPI_BASE_ADDRESSES \
639d5c37c9cSEric Nelson 	ECSPI1_BASE_ADDR, \
640d5c37c9cSEric Nelson 	ECSPI2_BASE_ADDR, \
641d5c37c9cSEric Nelson 	ECSPI3_BASE_ADDR, \
642d5c37c9cSEric Nelson 	ECSPI4_BASE_ADDR, \
643d5c37c9cSEric Nelson 	ECSPI5_BASE_ADDR
64425b4aa14SFabio Estevam #endif
645d5c37c9cSEric Nelson 
6468f3ff11cSBenoît Thébaudeau struct ocotp_regs {
64723608e23SJason Liu 	u32	ctrl;
64823608e23SJason Liu 	u32	ctrl_set;
64923608e23SJason Liu 	u32     ctrl_clr;
65023608e23SJason Liu 	u32	ctrl_tog;
65123608e23SJason Liu 	u32	timing;
65223608e23SJason Liu 	u32     rsvd0[3];
65323608e23SJason Liu 	u32     data;
65423608e23SJason Liu 	u32     rsvd1[3];
65523608e23SJason Liu 	u32     read_ctrl;
65623608e23SJason Liu 	u32     rsvd2[3];
6578f3ff11cSBenoît Thébaudeau 	u32	read_fuse_data;
65823608e23SJason Liu 	u32     rsvd3[3];
6598f3ff11cSBenoît Thébaudeau 	u32	sw_sticky;
66023608e23SJason Liu 	u32     rsvd4[3];
66123608e23SJason Liu 	u32     scs;
66223608e23SJason Liu 	u32     scs_set;
66323608e23SJason Liu 	u32     scs_clr;
66423608e23SJason Liu 	u32     scs_tog;
66523608e23SJason Liu 	u32     crc_addr;
66623608e23SJason Liu 	u32     rsvd5[3];
66723608e23SJason Liu 	u32     crc_value;
66823608e23SJason Liu 	u32     rsvd6[3];
66923608e23SJason Liu 	u32     version;
670bd2e27c0SJason Liu 	u32     rsvd7[0xdb];
67123608e23SJason Liu 
6727296a023SPeng Fan 	/* fuse banks */
67323608e23SJason Liu 	struct fuse_bank {
67423608e23SJason Liu 		u32	fuse_regs[0x20];
6757296a023SPeng Fan 	} bank[0];
67623608e23SJason Liu };
67723608e23SJason Liu 
6786adbd302SBenoît Thébaudeau struct fuse_bank0_regs {
6796adbd302SBenoît Thébaudeau 	u32	lock;
6806adbd302SBenoît Thébaudeau 	u32	rsvd0[3];
6816adbd302SBenoît Thébaudeau 	u32	uid_low;
6826adbd302SBenoît Thébaudeau 	u32	rsvd1[3];
6836adbd302SBenoît Thébaudeau 	u32	uid_high;
684b83c709eSStefano Babic 	u32	rsvd2[3];
6851730af1bSPeng Fan 	u32	cfg2;
6861730af1bSPeng Fan 	u32	rsvd3[3];
6871730af1bSPeng Fan 	u32	cfg3;
6881730af1bSPeng Fan 	u32	rsvd4[3];
6891730af1bSPeng Fan 	u32	cfg4;
6901730af1bSPeng Fan 	u32	rsvd5[3];
691b83c709eSStefano Babic 	u32	cfg5;
692b83c709eSStefano Babic 	u32	rsvd6[3];
6931730af1bSPeng Fan 	u32	cfg6;
6941730af1bSPeng Fan 	u32	rsvd7[3];
6956adbd302SBenoît Thébaudeau };
6966adbd302SBenoît Thébaudeau 
697d43e0ab4STim Harvey struct fuse_bank1_regs {
698d43e0ab4STim Harvey 	u32	mem0;
699d43e0ab4STim Harvey 	u32	rsvd0[3];
700d43e0ab4STim Harvey 	u32	mem1;
701d43e0ab4STim Harvey 	u32	rsvd1[3];
702d43e0ab4STim Harvey 	u32	mem2;
703d43e0ab4STim Harvey 	u32	rsvd2[3];
704d43e0ab4STim Harvey 	u32	mem3;
705d43e0ab4STim Harvey 	u32	rsvd3[3];
706d43e0ab4STim Harvey 	u32	mem4;
707d43e0ab4STim Harvey 	u32	rsvd4[3];
708d43e0ab4STim Harvey 	u32	ana0;
709d43e0ab4STim Harvey 	u32	rsvd5[3];
710d43e0ab4STim Harvey 	u32	ana1;
711d43e0ab4STim Harvey 	u32	rsvd6[3];
712d43e0ab4STim Harvey 	u32	ana2;
713d43e0ab4STim Harvey 	u32	rsvd7[3];
714d43e0ab4STim Harvey };
715d43e0ab4STim Harvey 
716bc32fc69SPeng Fan #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
71705d54b82SFabio Estevam struct fuse_bank4_regs {
71805d54b82SFabio Estevam 	u32 sjc_resp_low;
71905d54b82SFabio Estevam 	u32 rsvd0[3];
72005d54b82SFabio Estevam 	u32 sjc_resp_high;
72105d54b82SFabio Estevam 	u32 rsvd1[3];
72205d54b82SFabio Estevam 	u32 mac_addr_low;
72305d54b82SFabio Estevam 	u32 rsvd2[3];
72405d54b82SFabio Estevam 	u32 mac_addr_high;
72505d54b82SFabio Estevam 	u32 rsvd3[3];
72605d54b82SFabio Estevam 	u32 mac_addr2;
72705d54b82SFabio Estevam 	u32 rsvd4[7];
72805d54b82SFabio Estevam 	u32 gp1;
729bc32fc69SPeng Fan 	u32 rsvd5[3];
730bc32fc69SPeng Fan 	u32 gp2;
731bc32fc69SPeng Fan 	u32 rsvd6[3];
73205d54b82SFabio Estevam };
73305d54b82SFabio Estevam #else
73423608e23SJason Liu struct fuse_bank4_regs {
73523608e23SJason Liu 	u32	sjc_resp_low;
73623608e23SJason Liu 	u32     rsvd0[3];
73723608e23SJason Liu 	u32     sjc_resp_high;
73823608e23SJason Liu 	u32     rsvd1[3];
73923608e23SJason Liu 	u32	mac_addr_low;
74023608e23SJason Liu 	u32     rsvd2[3];
74123608e23SJason Liu 	u32     mac_addr_high;
7428f3ff11cSBenoît Thébaudeau 	u32	rsvd3[0xb];
7438f3ff11cSBenoît Thébaudeau 	u32	gp1;
7446adbd302SBenoît Thébaudeau 	u32	rsvd4[3];
7456adbd302SBenoît Thébaudeau 	u32	gp2;
7466adbd302SBenoît Thébaudeau 	u32	rsvd5[3];
74723608e23SJason Liu };
74805d54b82SFabio Estevam #endif
74923608e23SJason Liu 
750f2f77458SJason Liu struct aipstz_regs {
751f2f77458SJason Liu 	u32	mprot0;
752f2f77458SJason Liu 	u32	mprot1;
753f2f77458SJason Liu 	u32	rsvd[0xe];
754f2f77458SJason Liu 	u32	opacr0;
755f2f77458SJason Liu 	u32	opacr1;
756f2f77458SJason Liu 	u32	opacr2;
757f2f77458SJason Liu 	u32	opacr3;
758f2f77458SJason Liu 	u32	opacr4;
759f2f77458SJason Liu };
760f2f77458SJason Liu 
761a7683867SFabio Estevam struct anatop_regs {
762a7683867SFabio Estevam 	u32	pll_sys;		/* 0x000 */
763a7683867SFabio Estevam 	u32	pll_sys_set;		/* 0x004 */
764a7683867SFabio Estevam 	u32	pll_sys_clr;		/* 0x008 */
765a7683867SFabio Estevam 	u32	pll_sys_tog;		/* 0x00c */
766a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl;	/* 0x010 */
767a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_set;	/* 0x014 */
768a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_clr;	/* 0x018 */
769a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_tog;	/* 0x01c */
770a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl;	/* 0x020 */
771a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_set;	/* 0x024 */
772a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_clr;	/* 0x028 */
773a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_tog;	/* 0x02c */
774a7683867SFabio Estevam 	u32	pll_528;		/* 0x030 */
775a7683867SFabio Estevam 	u32	pll_528_set;		/* 0x034 */
776a7683867SFabio Estevam 	u32	pll_528_clr;		/* 0x038 */
777a7683867SFabio Estevam 	u32	pll_528_tog;		/* 0x03c */
778a7683867SFabio Estevam 	u32	pll_528_ss;		/* 0x040 */
779a7683867SFabio Estevam 	u32	rsvd0[3];
780a7683867SFabio Estevam 	u32	pll_528_num;		/* 0x050 */
781a7683867SFabio Estevam 	u32	rsvd1[3];
782a7683867SFabio Estevam 	u32	pll_528_denom;		/* 0x060 */
783a7683867SFabio Estevam 	u32	rsvd2[3];
784a7683867SFabio Estevam 	u32	pll_audio;		/* 0x070 */
785a7683867SFabio Estevam 	u32	pll_audio_set;		/* 0x074 */
786a7683867SFabio Estevam 	u32	pll_audio_clr;		/* 0x078 */
787a7683867SFabio Estevam 	u32	pll_audio_tog;		/* 0x07c */
788a7683867SFabio Estevam 	u32	pll_audio_num;		/* 0x080 */
789a7683867SFabio Estevam 	u32	rsvd3[3];
790a7683867SFabio Estevam 	u32	pll_audio_denom;	/* 0x090 */
791a7683867SFabio Estevam 	u32	rsvd4[3];
792a7683867SFabio Estevam 	u32	pll_video;		/* 0x0a0 */
793a7683867SFabio Estevam 	u32	pll_video_set;		/* 0x0a4 */
794a7683867SFabio Estevam 	u32	pll_video_clr;		/* 0x0a8 */
795a7683867SFabio Estevam 	u32	pll_video_tog;		/* 0x0ac */
796a7683867SFabio Estevam 	u32	pll_video_num;		/* 0x0b0 */
797a7683867SFabio Estevam 	u32	rsvd5[3];
798a7683867SFabio Estevam 	u32	pll_video_denom;	/* 0x0c0 */
799a7683867SFabio Estevam 	u32	rsvd6[3];
800a7683867SFabio Estevam 	u32	pll_mlb;		/* 0x0d0 */
801a7683867SFabio Estevam 	u32	pll_mlb_set;		/* 0x0d4 */
802a7683867SFabio Estevam 	u32	pll_mlb_clr;		/* 0x0d8 */
803a7683867SFabio Estevam 	u32	pll_mlb_tog;		/* 0x0dc */
804a7683867SFabio Estevam 	u32	pll_enet;		/* 0x0e0 */
805a7683867SFabio Estevam 	u32	pll_enet_set;		/* 0x0e4 */
806a7683867SFabio Estevam 	u32	pll_enet_clr;		/* 0x0e8 */
807a7683867SFabio Estevam 	u32	pll_enet_tog;		/* 0x0ec */
808a7683867SFabio Estevam 	u32	pfd_480;		/* 0x0f0 */
809a7683867SFabio Estevam 	u32	pfd_480_set;		/* 0x0f4 */
810a7683867SFabio Estevam 	u32	pfd_480_clr;		/* 0x0f8 */
811a7683867SFabio Estevam 	u32	pfd_480_tog;		/* 0x0fc */
812a7683867SFabio Estevam 	u32	pfd_528;		/* 0x100 */
813a7683867SFabio Estevam 	u32	pfd_528_set;		/* 0x104 */
814a7683867SFabio Estevam 	u32	pfd_528_clr;		/* 0x108 */
815a7683867SFabio Estevam 	u32	pfd_528_tog;		/* 0x10c */
816a7683867SFabio Estevam 	u32	reg_1p1;		/* 0x110 */
817a7683867SFabio Estevam 	u32	reg_1p1_set;		/* 0x114 */
818a7683867SFabio Estevam 	u32	reg_1p1_clr;		/* 0x118 */
819a7683867SFabio Estevam 	u32	reg_1p1_tog;		/* 0x11c */
820a7683867SFabio Estevam 	u32	reg_3p0;		/* 0x120 */
821a7683867SFabio Estevam 	u32	reg_3p0_set;		/* 0x124 */
822a7683867SFabio Estevam 	u32	reg_3p0_clr;		/* 0x128 */
823a7683867SFabio Estevam 	u32	reg_3p0_tog;		/* 0x12c */
824a7683867SFabio Estevam 	u32	reg_2p5;		/* 0x130 */
825a7683867SFabio Estevam 	u32	reg_2p5_set;		/* 0x134 */
826a7683867SFabio Estevam 	u32	reg_2p5_clr;		/* 0x138 */
827a7683867SFabio Estevam 	u32	reg_2p5_tog;		/* 0x13c */
828a7683867SFabio Estevam 	u32	reg_core;		/* 0x140 */
829a7683867SFabio Estevam 	u32	reg_core_set;		/* 0x144 */
830a7683867SFabio Estevam 	u32	reg_core_clr;		/* 0x148 */
831a7683867SFabio Estevam 	u32	reg_core_tog;		/* 0x14c */
832a7683867SFabio Estevam 	u32	ana_misc0;		/* 0x150 */
833a7683867SFabio Estevam 	u32	ana_misc0_set;		/* 0x154 */
834a7683867SFabio Estevam 	u32	ana_misc0_clr;		/* 0x158 */
835a7683867SFabio Estevam 	u32	ana_misc0_tog;		/* 0x15c */
836a7683867SFabio Estevam 	u32	ana_misc1;		/* 0x160 */
837a7683867SFabio Estevam 	u32	ana_misc1_set;		/* 0x164 */
838a7683867SFabio Estevam 	u32	ana_misc1_clr;		/* 0x168 */
839a7683867SFabio Estevam 	u32	ana_misc1_tog;		/* 0x16c */
840a7683867SFabio Estevam 	u32	ana_misc2;		/* 0x170 */
841a7683867SFabio Estevam 	u32	ana_misc2_set;		/* 0x174 */
842a7683867SFabio Estevam 	u32	ana_misc2_clr;		/* 0x178 */
843a7683867SFabio Estevam 	u32	ana_misc2_tog;		/* 0x17c */
844a7683867SFabio Estevam 	u32	tempsense0;		/* 0x180 */
845a7683867SFabio Estevam 	u32	tempsense0_set;		/* 0x184 */
846a7683867SFabio Estevam 	u32	tempsense0_clr;		/* 0x188 */
847a7683867SFabio Estevam 	u32	tempsense0_tog;		/* 0x18c */
848a7683867SFabio Estevam 	u32	tempsense1;		/* 0x190 */
849a7683867SFabio Estevam 	u32	tempsense1_set;		/* 0x194 */
850a7683867SFabio Estevam 	u32	tempsense1_clr;		/* 0x198 */
851a7683867SFabio Estevam 	u32	tempsense1_tog;		/* 0x19c */
852a7683867SFabio Estevam 	u32	usb1_vbus_detect;	/* 0x1a0 */
853a7683867SFabio Estevam 	u32	usb1_vbus_detect_set;	/* 0x1a4 */
854a7683867SFabio Estevam 	u32	usb1_vbus_detect_clr;	/* 0x1a8 */
855a7683867SFabio Estevam 	u32	usb1_vbus_detect_tog;	/* 0x1ac */
856a7683867SFabio Estevam 	u32	usb1_chrg_detect;	/* 0x1b0 */
857a7683867SFabio Estevam 	u32	usb1_chrg_detect_set;	/* 0x1b4 */
858a7683867SFabio Estevam 	u32	usb1_chrg_detect_clr;	/* 0x1b8 */
859a7683867SFabio Estevam 	u32	usb1_chrg_detect_tog;	/* 0x1bc */
860a7683867SFabio Estevam 	u32	usb1_vbus_det_stat;	/* 0x1c0 */
861a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_set;	/* 0x1c4 */
862a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_clr;	/* 0x1c8 */
863a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_tog;	/* 0x1cc */
864a7683867SFabio Estevam 	u32	usb1_chrg_det_stat;	/* 0x1d0 */
865a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_set;	/* 0x1d4 */
866a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_clr;	/* 0x1d8 */
867a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_tog;	/* 0x1dc */
868a7683867SFabio Estevam 	u32	usb1_loopback;		/* 0x1e0 */
869a7683867SFabio Estevam 	u32	usb1_loopback_set;	/* 0x1e4 */
870a7683867SFabio Estevam 	u32	usb1_loopback_clr;	/* 0x1e8 */
871a7683867SFabio Estevam 	u32	usb1_loopback_tog;	/* 0x1ec */
872a7683867SFabio Estevam 	u32	usb1_misc;		/* 0x1f0 */
873a7683867SFabio Estevam 	u32	usb1_misc_set;		/* 0x1f4 */
874a7683867SFabio Estevam 	u32	usb1_misc_clr;		/* 0x1f8 */
875a7683867SFabio Estevam 	u32	usb1_misc_tog;		/* 0x1fc */
876a7683867SFabio Estevam 	u32	usb2_vbus_detect;	/* 0x200 */
877a7683867SFabio Estevam 	u32	usb2_vbus_detect_set;	/* 0x204 */
878a7683867SFabio Estevam 	u32	usb2_vbus_detect_clr;	/* 0x208 */
879a7683867SFabio Estevam 	u32	usb2_vbus_detect_tog;	/* 0x20c */
880a7683867SFabio Estevam 	u32	usb2_chrg_detect;	/* 0x210 */
881a7683867SFabio Estevam 	u32	usb2_chrg_detect_set;	/* 0x214 */
882a7683867SFabio Estevam 	u32	usb2_chrg_detect_clr;	/* 0x218 */
883a7683867SFabio Estevam 	u32	usb2_chrg_detect_tog;	/* 0x21c */
884a7683867SFabio Estevam 	u32	usb2_vbus_det_stat;	/* 0x220 */
885a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_set;	/* 0x224 */
886a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_clr;	/* 0x228 */
887a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_tog;	/* 0x22c */
888a7683867SFabio Estevam 	u32	usb2_chrg_det_stat;	/* 0x230 */
889a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_set;	/* 0x234 */
890a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_clr;	/* 0x238 */
891a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_tog;	/* 0x23c */
892a7683867SFabio Estevam 	u32	usb2_loopback;		/* 0x240 */
893a7683867SFabio Estevam 	u32	usb2_loopback_set;	/* 0x244 */
894a7683867SFabio Estevam 	u32	usb2_loopback_clr;	/* 0x248 */
895a7683867SFabio Estevam 	u32	usb2_loopback_tog;	/* 0x24c */
896a7683867SFabio Estevam 	u32	usb2_misc;		/* 0x250 */
897a7683867SFabio Estevam 	u32	usb2_misc_set;		/* 0x254 */
898a7683867SFabio Estevam 	u32	usb2_misc_clr;		/* 0x258 */
899a7683867SFabio Estevam 	u32	usb2_misc_tog;		/* 0x25c */
900a7683867SFabio Estevam 	u32	digprog;		/* 0x260 */
90120332a06STroy Kisky 	u32	reserved1[7];
90220332a06STroy Kisky 	u32	digprog_sololite;	/* 0x280 */
903a7683867SFabio Estevam };
904a7683867SFabio Estevam 
9053fc4176dSEric Nelson #define ANATOP_PFD_FRAC_SHIFT(n)	((n)*8)
9063fc4176dSEric Nelson #define ANATOP_PFD_FRAC_MASK(n)	(0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
9073fc4176dSEric Nelson #define ANATOP_PFD_STABLE_SHIFT(n)	(6+((n)*8))
9083fc4176dSEric Nelson #define ANATOP_PFD_STABLE_MASK(n)	(1<<ANATOP_PFD_STABLE_SHIFT(n))
9093fc4176dSEric Nelson #define ANATOP_PFD_CLKGATE_SHIFT(n)	(7+((n)*8))
9103fc4176dSEric Nelson #define ANATOP_PFD_CLKGATE_MASK(n)	(1<<ANATOP_PFD_CLKGATE_SHIFT(n))
911e66ad6e7SEric Nelson 
91276c91e66SFabio Estevam struct wdog_regs {
91376c91e66SFabio Estevam 	u16	wcr;	/* Control */
91476c91e66SFabio Estevam 	u16	wsr;	/* Service */
91576c91e66SFabio Estevam 	u16	wrsr;	/* Reset Status */
91676c91e66SFabio Estevam 	u16	wicr;	/* Interrupt Control */
91776c91e66SFabio Estevam 	u16	wmcr;	/* Miscellaneous Control */
91876c91e66SFabio Estevam };
91976c91e66SFabio Estevam 
920aafe4020SHeiko Schocher #define PWMCR_PRESCALER(x)	(((x - 1) & 0xFFF) << 4)
921aafe4020SHeiko Schocher #define PWMCR_DOZEEN		(1 << 24)
922aafe4020SHeiko Schocher #define PWMCR_WAITEN		(1 << 23)
923aafe4020SHeiko Schocher #define PWMCR_DBGEN		(1 << 22)
924aafe4020SHeiko Schocher #define PWMCR_CLKSRC_IPG_HIGH	(2 << 16)
925aafe4020SHeiko Schocher #define PWMCR_CLKSRC_IPG	(1 << 16)
926aafe4020SHeiko Schocher #define PWMCR_EN		(1 << 0)
927aafe4020SHeiko Schocher 
928aafe4020SHeiko Schocher struct pwm_regs {
929aafe4020SHeiko Schocher 	u32	cr;
930aafe4020SHeiko Schocher 	u32	sr;
931aafe4020SHeiko Schocher 	u32	ir;
932aafe4020SHeiko Schocher 	u32	sar;
933aafe4020SHeiko Schocher 	u32	pr;
934aafe4020SHeiko Schocher 	u32	cnr;
935aafe4020SHeiko Schocher };
93623608e23SJason Liu #endif /* __ASSEMBLER__*/
93723608e23SJason Liu #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */
938