1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
8 #define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
9 
10 #define CCM_CCOSR		0x020c4060
11 #define CCM_CCGR0		0x020C4068
12 #define CCM_CCGR1		0x020C406c
13 #define CCM_CCGR2		0x020C4070
14 #define CCM_CCGR3		0x020C4074
15 #define CCM_CCGR4		0x020C4078
16 #define CCM_CCGR5		0x020C407c
17 #define CCM_CCGR6		0x020C4080
18 
19 #define PMU_MISC2		0x020C8170
20 
21 #ifndef __ASSEMBLY__
22 struct mxc_ccm_reg {
23 	u32 ccr;	/* 0x0000 */
24 	u32 ccdr;
25 	u32 csr;
26 	u32 ccsr;
27 	u32 cacrr;	/* 0x0010*/
28 	u32 cbcdr;
29 	u32 cbcmr;
30 	u32 cscmr1;
31 	u32 cscmr2;	/* 0x0020 */
32 	u32 cscdr1;
33 	u32 cs1cdr;
34 	u32 cs2cdr;
35 	u32 cdcdr;	/* 0x0030 */
36 	u32 chsccdr;
37 	u32 cscdr2;
38 	u32 cscdr3;
39 	u32 cscdr4;	/* 0x0040 */
40 	u32 resv0;
41 	u32 cdhipr;
42 	u32 cdcr;
43 	u32 ctor;	/* 0x0050 */
44 	u32 clpcr;
45 	u32 cisr;
46 	u32 cimr;
47 	u32 ccosr;	/* 0x0060 */
48 	u32 cgpr;
49 	u32 CCGR0;
50 	u32 CCGR1;
51 	u32 CCGR2;	/* 0x0070 */
52 	u32 CCGR3;
53 	u32 CCGR4;
54 	u32 CCGR5;
55 	u32 CCGR6;	/* 0x0080 */
56 	u32 CCGR7;
57 	u32 cmeor;
58 	u32 resv[0xfdd];
59 	u32 analog_pll_sys;			/* 0x4000 */
60 	u32 analog_pll_sys_set;
61 	u32 analog_pll_sys_clr;
62 	u32 analog_pll_sys_tog;
63 	u32 analog_usb1_pll_480_ctrl;		/* 0x4010 */
64 	u32 analog_usb1_pll_480_ctrl_set;
65 	u32 analog_usb1_pll_480_ctrl_clr;
66 	u32 analog_usb1_pll_480_ctrl_tog;
67 	u32 analog_reserved0[4];
68 	u32 analog_pll_528;			/* 0x4030 */
69 	u32 analog_pll_528_set;
70 	u32 analog_pll_528_clr;
71 	u32 analog_pll_528_tog;
72 	u32 analog_pll_528_ss;			/* 0x4040 */
73 	u32 analog_reserved1[3];
74 	u32 analog_pll_528_num;			/* 0x4050 */
75 	u32 analog_reserved2[3];
76 	u32 analog_pll_528_denom;		/* 0x4060 */
77 	u32 analog_reserved3[3];
78 	u32 analog_pll_audio;			/* 0x4070 */
79 	u32 analog_pll_audio_set;
80 	u32 analog_pll_audio_clr;
81 	u32 analog_pll_audio_tog;
82 	u32 analog_pll_audio_num;		/* 0x4080*/
83 	u32 analog_reserved4[3];
84 	u32 analog_pll_audio_denom;		/* 0x4090 */
85 	u32 analog_reserved5[3];
86 	u32 analog_pll_video;			/* 0x40a0 */
87 	u32 analog_pll_video_set;
88 	u32 analog_pll_video_clr;
89 	u32 analog_pll_video_tog;
90 	u32 analog_pll_video_num;		/* 0x40b0 */
91 	u32 analog_reserved6[3];
92 	u32 analog_pll_video_denom;		/* 0x40c0 */
93 	u32 analog_reserved7[7];
94 	u32 analog_pll_enet;			/* 0x40e0 */
95 	u32 analog_pll_enet_set;
96 	u32 analog_pll_enet_clr;
97 	u32 analog_pll_enet_tog;
98 	u32 analog_pfd_480;			/* 0x40f0 */
99 	u32 analog_pfd_480_set;
100 	u32 analog_pfd_480_clr;
101 	u32 analog_pfd_480_tog;
102 	u32 analog_pfd_528;			/* 0x4100 */
103 	u32 analog_pfd_528_set;
104 	u32 analog_pfd_528_clr;
105 	u32 analog_pfd_528_tog;
106 };
107 #endif
108 
109 /* Define the bits in register CCR */
110 #define MXC_CCM_CCR_RBC_EN				(1 << 27)
111 #define MXC_CCM_CCR_REG_BYPASS_CNT_MASK			(0x3F << 21)
112 #define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET		21
113 #define MXC_CCM_CCR_WB_COUNT_MASK			0x7
114 #define MXC_CCM_CCR_WB_COUNT_OFFSET			(1 << 16)
115 #define MXC_CCM_CCR_COSC_EN				(1 << 12)
116 #ifdef CONFIG_MX6SX
117 #define MXC_CCM_CCR_OSCNT_MASK				0x7F
118 #else
119 #define MXC_CCM_CCR_OSCNT_MASK				0xFF
120 #endif
121 #define MXC_CCM_CCR_OSCNT_OFFSET			0
122 
123 /* Define the bits in register CCDR */
124 #define MXC_CCM_CCDR_MMDC_CH1_HS_MASK			(1 << 16)
125 #define MXC_CCM_CCDR_MMDC_CH0_HS_MASK			(1 << 17)
126 
127 /* Define the bits in register CSR */
128 #define MXC_CCM_CSR_COSC_READY				(1 << 5)
129 #define MXC_CCM_CSR_REF_EN_B				(1 << 0)
130 
131 /* Define the bits in register CCSR */
132 #define MXC_CCM_CCSR_PDF_540M_AUTO_DIS			(1 << 15)
133 #define MXC_CCM_CCSR_PDF_720M_AUTO_DIS			(1 << 14)
134 #define MXC_CCM_CCSR_PDF_454M_AUTO_DIS			(1 << 13)
135 #define MXC_CCM_CCSR_PDF_508M_AUTO_DIS			(1 << 12)
136 #define MXC_CCM_CCSR_PDF_594M_AUTO_DIS			(1 << 11)
137 #define MXC_CCM_CCSR_PDF_352M_AUTO_DIS			(1 << 10)
138 #define MXC_CCM_CCSR_PDF_400M_AUTO_DIS			(1 << 9)
139 #define MXC_CCM_CCSR_STEP_SEL				(1 << 8)
140 #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL			(1 << 2)
141 #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL			(1 << 1)
142 #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL			(1 << 0)
143 
144 /* Define the bits in register CACRR */
145 #define MXC_CCM_CACRR_ARM_PODF_OFFSET			0
146 #define MXC_CCM_CACRR_ARM_PODF_MASK			0x7
147 
148 /* Define the bits in register CBCDR */
149 #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK		(0x7 << 27)
150 #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET		27
151 #define MXC_CCM_CBCDR_PERIPH2_CLK2_SEL			(1 << 26)
152 #define MXC_CCM_CBCDR_PERIPH_CLK_SEL			(1 << 25)
153 #ifndef CONFIG_MX6SX
154 #define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK		(0x7 << 19)
155 #define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET		19
156 #endif
157 #define MXC_CCM_CBCDR_AXI_PODF_MASK			(0x7 << 16)
158 #define MXC_CCM_CBCDR_AXI_PODF_OFFSET			16
159 #define MXC_CCM_CBCDR_AHB_PODF_MASK			(0x7 << 10)
160 #define MXC_CCM_CBCDR_AHB_PODF_OFFSET			10
161 #define MXC_CCM_CBCDR_IPG_PODF_MASK			(0x3 << 8)
162 #define MXC_CCM_CBCDR_IPG_PODF_OFFSET			8
163 #define MXC_CCM_CBCDR_AXI_ALT_SEL			(1 << 7)
164 #define MXC_CCM_CBCDR_AXI_SEL				(1 << 6)
165 #define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK		(0x7 << 3)
166 #define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET		3
167 #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK		(0x7 << 0)
168 #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET		0
169 
170 /* Define the bits in register CBCMR */
171 #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK		(0x7 << 29)
172 #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET		29
173 #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK		(0x7 << 26)
174 #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET		26
175 #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK		(0x7 << 23)
176 #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET		23
177 #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK		(0x3 << 21)
178 #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET	21
179 #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK2_SEL		(1 << 20)
180 #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK		(0x3 << 18)
181 #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET		18
182 #ifndef CONFIG_MX6SX
183 #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK		(0x3 << 16)
184 #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET		16
185 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK		(0x3 << 14)
186 #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET		14
187 #endif
188 #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK		(0x3 << 12)
189 #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET		12
190 #ifndef CONFIG_MX6SX
191 #define MXC_CCM_CBCMR_VDOAXI_CLK_SEL			(1 << 11)
192 #endif
193 #define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL			(1 << 10)
194 #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK		(0x3 << 8)
195 #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET	8
196 #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK		(0x3 << 4)
197 #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET		4
198 #ifndef CONFIG_MX6SX
199 #define MXC_CCM_CBCMR_GPU3D_AXI_CLK_SEL			(1 << 1)
200 #define MXC_CCM_CBCMR_GPU2D_AXI_CLK_SEL			(1 << 0)
201 #endif
202 
203 /* Define the bits in register CSCMR1 */
204 #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK		(0x3 << 29)
205 #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET		29
206 #ifdef CONFIG_MX6SX
207 #define MXC_CCM_CSCMR1_QSPI1_PODF_MASK			(0x7 << 26)
208 #define MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET		26
209 #else
210 #define MXC_CCM_CSCMR1_ACLK_EMI_MASK			(0x3 << 27)
211 #define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET			27
212 #endif
213 #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK		(0x7 << 23)
214 #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET	23
215 /* ACLK_EMI_PODF is LCFIF2_PODF on MX6SX */
216 #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK		(0x7 << 20)
217 #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET		20
218 #define MXC_CCM_CSCMR1_USDHC4_CLK_SEL			(1 << 19)
219 #define MXC_CCM_CSCMR1_USDHC3_CLK_SEL			(1 << 18)
220 #define MXC_CCM_CSCMR1_USDHC2_CLK_SEL			(1 << 17)
221 #define MXC_CCM_CSCMR1_USDHC1_CLK_SEL			(1 << 16)
222 #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK		(0x3 << 14)
223 #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET		14
224 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK		(0x3 << 12)
225 #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET		12
226 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK		(0x3 << 10)
227 #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET		10
228 #ifdef CONFIG_MX6SX
229 #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK		(0x7 << 7)
230 #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET		7
231 #endif
232 #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
233 #define MXC_CCM_CSCMR1_PER_CLK_SEL_MASK			(1 << 6)
234 #define MXC_CCM_CSCMR1_PER_CLK_SEL_OFFSET		6
235 #endif
236 #define MXC_CCM_CSCMR1_PERCLK_PODF_MASK			0x3F
237 
238 /* Define the bits in register CSCMR2 */
239 #ifdef CONFIG_MX6SX
240 #define MXC_CCM_CSCMR2_VID_CLK_SEL_MASK			(0x7 << 21)
241 #define MXC_CCM_CSCMR2_VID_CLK_SEL_OFFSET		21
242 #endif
243 #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK		(0x3 << 19)
244 #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET		19
245 #define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV			(1 << 11)
246 #define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV			(1 << 10)
247 #ifdef CONFIG_MX6SX
248 #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK			(0x3 << 8)
249 #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET		8
250 #define MXC_CCM_CSCMR2_CAN_CLK_PODF_MASK		(0x3F << 2)
251 #define MXC_CCM_CSCMR2_CAN_CLK_PODF_OFFSET		2
252 #else
253 #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK			(0x3F << 2)
254 #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET		2
255 #endif
256 
257 /* Define the bits in register CSCDR1 */
258 #ifndef CONFIG_MX6SX
259 #define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK		(0x7 << 25)
260 #define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET		25
261 #endif
262 #define MXC_CCM_CSCDR1_USDHC4_PODF_MASK			(0x7 << 22)
263 #define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET		22
264 #define MXC_CCM_CSCDR1_USDHC3_PODF_MASK			(0x7 << 19)
265 #define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET		19
266 #define MXC_CCM_CSCDR1_USDHC2_PODF_MASK			(0x7 << 16)
267 #define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET		16
268 #define MXC_CCM_CSCDR1_USDHC1_PODF_MASK			(0x7 << 11)
269 #define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET		11
270 #ifndef CONFIG_MX6SX
271 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET		8
272 #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK		(0x7 << 8)
273 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET		6
274 #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK		(0x3 << 6)
275 #endif
276 #ifdef CONFIG_MX6SL
277 #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK		0x1F
278 #define MXC_CCM_CSCDR1_UART_CLK_SEL			(1 << 6)
279 #else
280 #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK		0x3F
281 #ifdef CONFIG_MX6SX
282 #define MXC_CCM_CSCDR1_UART_CLK_SEL			(1 << 6)
283 #endif
284 #endif
285 #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET		0
286 
287 /* Define the bits in register CS1CDR */
288 #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK		(0x3F << 25)
289 #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET		25
290 #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_MASK		(0x7 << 22)
291 #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_OFFSET		22
292 #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK		(0x3F << 16)
293 #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET		16
294 #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK		(0x3 << 9)
295 #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET		9
296 #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK		(0x7 << 6)
297 #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET		6
298 #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK		0x3F
299 #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET		0
300 
301 /* Define the bits in register CS2CDR */
302 #ifdef CONFIG_MX6SX
303 #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK             (0x3F << 21)
304 #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_OFFSET           21
305 #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF(v)                       (((v) & 0x3f) << 21)
306 #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK             (0x7 << 18)
307 #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_OFFSET           18
308 #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED(v)                       (((v) & 0x7) << 18)
309 #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK              (0x7 << 15)
310 #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_OFFSET            15
311 #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL(v)                        (((v) & 0x7) << 15)
312 #else
313 #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK		(0x3F << 21)
314 #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET		21
315 #define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v)			(((v) & 0x3f) << 21)
316 #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK		(0x7 << 18)
317 #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET		18
318 #define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v)			(((v) & 0x7) << 18)
319 #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK		(0x3 << 16)
320 #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET		16
321 #define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v)			(((v) & 0x3) << 16)
322 #endif
323 #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK		(0x7 << 12)
324 #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET		12
325 #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK		(0x7 << 9)
326 #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET		9
327 #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK		(0x7 << 6)
328 #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET		6
329 #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK		0x3F
330 #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET		0
331 
332 /* Define the bits in register CDCDR */
333 #ifndef CONFIG_MX6SX
334 #define MXC_CCM_CDCDR_HSI_TX_PODF_MASK			(0x7 << 29)
335 #define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET		29
336 #define MXC_CCM_CDCDR_HSI_TX_CLK_SEL			(1 << 28)
337 #endif
338 #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK		(0x7 << 25)
339 #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET		25
340 #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK		(0x7 << 22)
341 #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET		22
342 #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK		(0x3 << 20)
343 #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET		20
344 #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK		(0x7 << 12)
345 #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET		12
346 #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK		(0x7 << 9)
347 #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET		9
348 #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK		(0x3 << 7)
349 #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET		7
350 
351 /* Define the bits in register CHSCCDR */
352 #ifdef CONFIG_MX6SX
353 #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK		(0x7 << 15)
354 #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET		15
355 #define MXC_CCM_CHSCCDR_ENET_PODF_MASK			(0x7 << 12)
356 #define MXC_CCM_CHSCCDR_ENET_PODF_OFFSET		12
357 #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK		(0x7 << 9)
358 #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET		9
359 #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_MASK		(0x7 << 6)
360 #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_OFFSET		6
361 #define MXC_CCM_CHSCCDR_M4_PODF_MASK			(0x7 << 3)
362 #define MXC_CCM_CHSCCDR_M4_PODF_OFFSET			3
363 #define MXC_CCM_CHSCCDR_M4_CLK_SEL_MASK			(0x7)
364 #define MXC_CCM_CHSCCDR_M4_CLK_SEL_OFFSET		0
365 #else
366 #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK	(0x7 << 15)
367 #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET	15
368 #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK		(0x7 << 12)
369 #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET		12
370 #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK		(0x7 << 9)
371 #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET		9
372 #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK	(0x7 << 6)
373 #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET	6
374 #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK		(0x7 << 3)
375 #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET		3
376 #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK		(0x7)
377 #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET		0
378 #endif
379 
380 #define CHSCCDR_CLK_SEL_LDB_DI0				3
381 #define CHSCCDR_PODF_DIVIDE_BY_3			2
382 #define CHSCCDR_IPU_PRE_CLK_540M_PFD			5
383 
384 /* Define the bits in register CSCDR2 */
385 #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK		(0x3F << 19)
386 #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET		19
387 /* All IPU2_DI1 are LCDIF1 on MX6SX */
388 #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK	(0x7 << 15)
389 #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET	15
390 #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK		(0x7 << 12)
391 #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET		12
392 #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK		(0x7 << 9)
393 #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET		9
394 /* All IPU2_DI0 are LCDIF2 on MX6SX */
395 #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK	(0x7 << 6)
396 #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET	6
397 #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK		(0x7 << 3)
398 #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET		3
399 #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK		0x7
400 #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET		0
401 
402 /* Define the bits in register CSCDR3 */
403 #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK		(0x7 << 16)
404 #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET		16
405 #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK		(0x3 << 14)
406 #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET		14
407 #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK		(0x7 << 11)
408 #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET		11
409 #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK		(0x3 << 9)
410 #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET		9
411 
412 /* Define the bits in register CDHIPR */
413 #define MXC_CCM_CDHIPR_ARM_PODF_BUSY			(1 << 16)
414 #define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY		(1 << 5)
415 #ifndef CONFIG_MX6SX
416 #define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY		(1 << 4)
417 #endif
418 #define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY		(1 << 3)
419 #define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY		(1 << 2)
420 #define MXC_CCM_CDHIPR_AHB_PODF_BUSY			(1 << 1)
421 #define MXC_CCM_CDHIPR_AXI_PODF_BUSY			1
422 
423 /* Define the bits in register CLPCR */
424 #define MXC_CCM_CLPCR_MASK_L2CC_IDLE			(1 << 27)
425 #define MXC_CCM_CLPCR_MASK_SCU_IDLE			(1 << 26)
426 #ifndef CONFIG_MX6SX
427 #define MXC_CCM_CLPCR_MASK_CORE3_WFI			(1 << 25)
428 #define MXC_CCM_CLPCR_MASK_CORE2_WFI			(1 << 24)
429 #define MXC_CCM_CLPCR_MASK_CORE1_WFI			(1 << 23)
430 #endif
431 #define MXC_CCM_CLPCR_MASK_CORE0_WFI			(1 << 22)
432 #define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS		(1 << 21)
433 #ifndef CONFIG_MX6SX
434 #define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS		(1 << 19)
435 #define MXC_CCM_CLPCR_WB_CORE_AT_LPM			(1 << 17)
436 #endif
437 #define MXC_CCM_CLPCR_WB_PER_AT_LPM			(1 << 16)
438 #define MXC_CCM_CLPCR_COSC_PWRDOWN			(1 << 11)
439 #define MXC_CCM_CLPCR_STBY_COUNT_MASK			(0x3 << 9)
440 #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET			9
441 #define MXC_CCM_CLPCR_VSTBY				(1 << 8)
442 #define MXC_CCM_CLPCR_DIS_REF_OSC			(1 << 7)
443 #define MXC_CCM_CLPCR_SBYOS				(1 << 6)
444 #define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM		(1 << 5)
445 #ifndef CONFIG_MX6SX
446 #define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK			(0x3 << 3)
447 #define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET		3
448 #define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY		(1 << 2)
449 #endif
450 #define MXC_CCM_CLPCR_LPM_MASK				0x3
451 #define MXC_CCM_CLPCR_LPM_OFFSET			0
452 
453 /* Define the bits in register CISR */
454 #define MXC_CCM_CISR_ARM_PODF_LOADED			(1 << 26)
455 #ifndef CONFIG_MX6SX
456 #define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED		(1 << 23)
457 #endif
458 #define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED		(1 << 22)
459 #define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED		(1 << 21)
460 #define MXC_CCM_CISR_AHB_PODF_LOADED			(1 << 20)
461 #define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED		(1 << 19)
462 #define MXC_CCM_CISR_AXI_PODF_LOADED			(1 << 17)
463 #define MXC_CCM_CISR_COSC_READY				(1 << 6)
464 #define MXC_CCM_CISR_LRF_PLL				1
465 
466 /* Define the bits in register CIMR */
467 #define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED		(1 << 26)
468 #ifndef CONFIG_MX6SX
469 #define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED		(1 << 23)
470 #endif
471 #define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED		(1 << 22)
472 #define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED		(1 << 21)
473 #define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED		(1 << 20)
474 #define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED	(1 << 19)
475 #define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED		(1 << 17)
476 #define MXC_CCM_CIMR_MASK_COSC_READY			(1 << 6)
477 #define MXC_CCM_CIMR_MASK_LRF_PLL			1
478 
479 /* Define the bits in register CCOSR */
480 #define MXC_CCM_CCOSR_CKO2_EN_OFFSET			(1 << 24)
481 #define MXC_CCM_CCOSR_CKO2_DIV_MASK			(0x7 << 21)
482 #define MXC_CCM_CCOSR_CKO2_DIV_OFFSET			21
483 #define MXC_CCM_CCOSR_CKO2_SEL_OFFSET			16
484 #define MXC_CCM_CCOSR_CKO2_SEL_MASK			(0x1F << 16)
485 #define MXC_CCM_CCOSR_CLK_OUT_SEL			(0x1 << 8)
486 #define MXC_CCM_CCOSR_CKOL_EN				(0x1 << 7)
487 #define MXC_CCM_CCOSR_CKOL_DIV_MASK			(0x7 << 4)
488 #define MXC_CCM_CCOSR_CKOL_DIV_OFFSET			4
489 #define MXC_CCM_CCOSR_CKOL_SEL_MASK			0xF
490 #define MXC_CCM_CCOSR_CKOL_SEL_OFFSET			0
491 
492 /* Define the bits in registers CGPR */
493 #define MXC_CCM_CGPR_FAST_PLL_EN			(1 << 16)
494 #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE		(1 << 4)
495 #define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS			(1 << 2)
496 #define MXC_CCM_CGPR_PMIC_DELAY_SCALER			1
497 
498 /* Define the bits in registers CCGRx */
499 #define MXC_CCM_CCGR_CG_MASK				3
500 
501 #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET			0
502 #define MXC_CCM_CCGR0_AIPS_TZ1_MASK			(3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
503 #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET			2
504 #define MXC_CCM_CCGR0_AIPS_TZ2_MASK			(3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
505 #define MXC_CCM_CCGR0_APBHDMA_OFFSET			4
506 #define MXC_CCM_CCGR0_APBHDMA_MASK			(3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
507 #define MXC_CCM_CCGR0_ASRC_OFFSET			6
508 #define MXC_CCM_CCGR0_ASRC_MASK				(3 << MXC_CCM_CCGR0_ASRC_OFFSET)
509 #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET		8
510 #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK		(3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
511 #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET		10
512 #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK		(3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
513 #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET		12
514 #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK		(3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
515 #define MXC_CCM_CCGR0_CAN1_OFFSET			14
516 #define MXC_CCM_CCGR0_CAN1_MASK				(3 << MXC_CCM_CCGR0_CAN1_OFFSET)
517 #define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET		16
518 #define MXC_CCM_CCGR0_CAN1_SERIAL_MASK			(3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
519 #define MXC_CCM_CCGR0_CAN2_OFFSET			18
520 #define MXC_CCM_CCGR0_CAN2_MASK				(3 << MXC_CCM_CCGR0_CAN2_OFFSET)
521 #define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET		20
522 #define MXC_CCM_CCGR0_CAN2_SERIAL_MASK			(3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
523 #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET		22
524 #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK		(3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
525 #define MXC_CCM_CCGR0_DCIC1_OFFSET			24
526 #define MXC_CCM_CCGR0_DCIC1_MASK			(3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
527 #define MXC_CCM_CCGR0_DCIC2_OFFSET			26
528 #define MXC_CCM_CCGR0_DCIC2_MASK			(3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
529 #ifdef CONFIG_MX6SX
530 #define MXC_CCM_CCGR0_AIPS_TZ3_OFFSET			30
531 #define MXC_CCM_CCGR0_AIPS_TZ3_MASK			(3 << MXC_CCM_CCGR0_AIPS_TZ3_OFFSET)
532 #else
533 #define MXC_CCM_CCGR0_DTCP_OFFSET			28
534 #define MXC_CCM_CCGR0_DTCP_MASK				(3 << MXC_CCM_CCGR0_DTCP_OFFSET)
535 #endif
536 
537 #define MXC_CCM_CCGR1_ECSPI1S_OFFSET			0
538 #define MXC_CCM_CCGR1_ECSPI1S_MASK			(3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
539 #define MXC_CCM_CCGR1_ECSPI2S_OFFSET			2
540 #define MXC_CCM_CCGR1_ECSPI2S_MASK			(3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
541 #define MXC_CCM_CCGR1_ECSPI3S_OFFSET			4
542 #define MXC_CCM_CCGR1_ECSPI3S_MASK			(3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
543 #define MXC_CCM_CCGR1_ECSPI4S_OFFSET			6
544 #define MXC_CCM_CCGR1_ECSPI4S_MASK			(3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
545 #define MXC_CCM_CCGR1_ECSPI5S_OFFSET			8
546 #define MXC_CCM_CCGR1_ECSPI5S_MASK			(3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
547 #ifndef CONFIG_MX6SX
548 #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET		10
549 #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_MASK		(3 << MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET)
550 #endif
551 #define MXC_CCM_CCGR1_EPIT1S_OFFSET			12
552 #define MXC_CCM_CCGR1_EPIT1S_MASK			(3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
553 #define MXC_CCM_CCGR1_EPIT2S_OFFSET			14
554 #define MXC_CCM_CCGR1_EPIT2S_MASK			(3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
555 #define MXC_CCM_CCGR1_ESAIS_OFFSET			16
556 #define MXC_CCM_CCGR1_ESAIS_MASK			(3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
557 #ifdef CONFIG_MX6SX
558 #define MXC_CCM_CCGR1_WAKEUP_OFFSET			18
559 #define MXC_CCM_CCGR1_WAKEUP_MASK			(3 << MXC_CCM_CCGR1_WAKEUP_OFFSET)
560 #endif
561 #define MXC_CCM_CCGR1_GPT_BUS_OFFSET			20
562 #define MXC_CCM_CCGR1_GPT_BUS_MASK			(3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
563 #define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET			22
564 #define MXC_CCM_CCGR1_GPT_SERIAL_MASK			(3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
565 #ifndef CONFIG_MX6SX
566 #define MXC_CCM_CCGR1_GPU2D_OFFSET			24
567 #define MXC_CCM_CCGR1_GPU2D_MASK			(3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
568 #endif
569 #define MXC_CCM_CCGR1_GPU3D_OFFSET			26
570 #define MXC_CCM_CCGR1_GPU3D_MASK			(3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
571 #ifdef CONFIG_MX6SX
572 #define MXC_CCM_CCGR1_OCRAM_S_OFFSET			28
573 #define MXC_CCM_CCGR1_OCRAM_S_MASK			(3 << MXC_CCM_CCGR1_OCRAM_S_OFFSET)
574 #define MXC_CCM_CCGR1_CANFD_OFFSET			30
575 #define MXC_CCM_CCGR1_CANFD_MASK			(3 << MXC_CCM_CCGR1_CANFD_OFFSET)
576 #endif
577 
578 #ifndef CONFIG_MX6SX
579 #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET		0
580 #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK		(3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
581 #else
582 #define MXC_CCM_CCGR2_CSI_OFFSET			2
583 #define MXC_CCM_CCGR2_CSI_MASK				(3 << MXC_CCM_CCGR2_CSI_OFFSET)
584 #endif
585 #ifndef CONFIG_MX6SX
586 #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET		4
587 #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK		(3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
588 #endif
589 #define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET		6
590 #define MXC_CCM_CCGR2_I2C1_SERIAL_MASK			(3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
591 #define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET		8
592 #define MXC_CCM_CCGR2_I2C2_SERIAL_MASK			(3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
593 #define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET		10
594 #define MXC_CCM_CCGR2_I2C3_SERIAL_MASK			(3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
595 #define MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET		8
596 #define MXC_CCM_CCGR1_I2C4_SERIAL_MASK			(3 << MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET)
597 #define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET			12
598 #define MXC_CCM_CCGR2_OCOTP_CTRL_MASK			(3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
599 #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET		14
600 #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK		(3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
601 #define MXC_CCM_CCGR2_IPMUX1_OFFSET			16
602 #define MXC_CCM_CCGR2_IPMUX1_MASK			(3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
603 #define MXC_CCM_CCGR2_IPMUX2_OFFSET			18
604 #define MXC_CCM_CCGR2_IPMUX2_MASK			(3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
605 #define MXC_CCM_CCGR2_IPMUX3_OFFSET			20
606 #define MXC_CCM_CCGR2_IPMUX3_MASK			(3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
607 #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET	22
608 #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK	(3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
609 #ifdef CONFIG_MX6SX
610 #define MXC_CCM_CCGR2_LCD_OFFSET			28
611 #define MXC_CCM_CCGR2_LCD_MASK				(3 << MXC_CCM_CCGR2_LCD_OFFSET)
612 #define MXC_CCM_CCGR2_PXP_OFFSET			30
613 #define MXC_CCM_CCGR2_PXP_MASK				(3 << MXC_CCM_CCGR2_PXP_OFFSET)
614 #else
615 #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET	24
616 #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK	(3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
617 #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET	26
618 #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK	(3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
619 #endif
620 
621 #ifdef CONFIG_MX6SX
622 #define MXC_CCM_CCGR3_M4_OFFSET					2
623 #define MXC_CCM_CCGR3_M4_MASK					(3 << MXC_CCM_CCGR3_M4_OFFSET)
624 #define MXC_CCM_CCGR3_ENET_OFFSET				4
625 #define MXC_CCM_CCGR3_ENET_MASK					(3 << MXC_CCM_CCGR3_ENET_OFFSET)
626 #define MXC_CCM_CCGR3_QSPI_OFFSET				14
627 #define MXC_CCM_CCGR3_QSPI_MASK					(3 << MXC_CCM_CCGR3_QSPI_OFFSET)
628 #else
629 #define MXC_CCM_CCGR3_IPU1_IPU_OFFSET				0
630 #define MXC_CCM_CCGR3_IPU1_IPU_MASK				(3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
631 #define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET			2
632 #define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK				(3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
633 #define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET			4
634 #define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK				(3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
635 #endif
636 #define MXC_CCM_CCGR3_IPU2_IPU_OFFSET				6
637 #define MXC_CCM_CCGR3_IPU2_IPU_MASK				(3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
638 #define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET			8
639 #define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK				(3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
640 #define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET			10
641 #define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK				(3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
642 #define MXC_CCM_CCGR3_LDB_DI0_OFFSET				12
643 #define MXC_CCM_CCGR3_LDB_DI0_MASK				(3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
644 #ifdef CONFIG_MX6SX
645 #define MXC_CCM_CCGR3_QSPI1_OFFSET				14
646 #define MXC_CCM_CCGR3_QSPI1_MASK				(3 << MXC_CCM_CCGR3_QSPI1_OFFSET)
647 #else
648 #define MXC_CCM_CCGR3_LDB_DI1_OFFSET				14
649 #define MXC_CCM_CCGR3_LDB_DI1_MASK				(3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
650 #define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET			16
651 #define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK			(3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
652 #endif
653 #define MXC_CCM_CCGR3_MLB_OFFSET				18
654 #define MXC_CCM_CCGR3_MLB_MASK					(3 << MXC_CCM_CCGR3_MLB_OFFSET)
655 #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET	20
656 #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK		(3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
657 #ifndef CONFIG_MX6SX
658 #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET	22
659 #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK		(3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
660 #endif
661 #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET		24
662 #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK			(3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
663 #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET		26
664 #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK			(3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
665 #define MXC_CCM_CCGR3_OCRAM_OFFSET				28
666 #define MXC_CCM_CCGR3_OCRAM_MASK				(3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
667 #ifndef CONFIG_MX6SX
668 #define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET			30
669 #define MXC_CCM_CCGR3_OPENVGAXICLK_MASK				(3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
670 #endif
671 
672 #define MXC_CCM_CCGR4_PCIE_OFFSET				0
673 #define MXC_CCM_CCGR4_PCIE_MASK					(3 << MXC_CCM_CCGR4_PCIE_OFFSET)
674 #ifdef CONFIG_MX6SX
675 #define MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET				10
676 #define MXC_CCM_CCGR4_QSPI2_ENFC_MASK				(3 << MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET)
677 #else
678 #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET		8
679 #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK			(3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
680 #endif
681 #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET			12
682 #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK			(3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
683 #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET	14
684 #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK	(3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
685 #define MXC_CCM_CCGR4_PWM1_OFFSET				16
686 #define MXC_CCM_CCGR4_PWM1_MASK					(3 << MXC_CCM_CCGR4_PWM1_OFFSET)
687 #define MXC_CCM_CCGR4_PWM2_OFFSET				18
688 #define MXC_CCM_CCGR4_PWM2_MASK					(3 << MXC_CCM_CCGR4_PWM2_OFFSET)
689 #define MXC_CCM_CCGR4_PWM3_OFFSET				20
690 #define MXC_CCM_CCGR4_PWM3_MASK					(3 << MXC_CCM_CCGR4_PWM3_OFFSET)
691 #define MXC_CCM_CCGR4_PWM4_OFFSET				22
692 #define MXC_CCM_CCGR4_PWM4_MASK					(3 << MXC_CCM_CCGR4_PWM4_OFFSET)
693 #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET		24
694 #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK		(3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
695 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET	26
696 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK		(3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
697 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET	28
698 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK	(3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
699 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET		30
700 #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK		(3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
701 
702 #define MXC_CCM_CCGR5_ROM_OFFSET			0
703 #define MXC_CCM_CCGR5_ROM_MASK				(3 << MXC_CCM_CCGR5_ROM_OFFSET)
704 #ifndef CONFIG_MX6SX
705 #define MXC_CCM_CCGR5_SATA_OFFSET			4
706 #define MXC_CCM_CCGR5_SATA_MASK				(3 << MXC_CCM_CCGR5_SATA_OFFSET)
707 #endif
708 #define MXC_CCM_CCGR5_SDMA_OFFSET			6
709 #define MXC_CCM_CCGR5_SDMA_MASK				(3 << MXC_CCM_CCGR5_SDMA_OFFSET)
710 #define MXC_CCM_CCGR5_SPBA_OFFSET			12
711 #define MXC_CCM_CCGR5_SPBA_MASK				(3 << MXC_CCM_CCGR5_SPBA_OFFSET)
712 #define MXC_CCM_CCGR5_SPDIF_OFFSET			14
713 #define MXC_CCM_CCGR5_SPDIF_MASK			(3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
714 #define MXC_CCM_CCGR5_SSI1_OFFSET			18
715 #define MXC_CCM_CCGR5_SSI1_MASK				(3 << MXC_CCM_CCGR5_SSI1_OFFSET)
716 #define MXC_CCM_CCGR5_SSI2_OFFSET			20
717 #define MXC_CCM_CCGR5_SSI2_MASK				(3 << MXC_CCM_CCGR5_SSI2_OFFSET)
718 #define MXC_CCM_CCGR5_SSI3_OFFSET			22
719 #define MXC_CCM_CCGR5_SSI3_MASK				(3 << MXC_CCM_CCGR5_SSI3_OFFSET)
720 #define MXC_CCM_CCGR5_UART_OFFSET			24
721 #define MXC_CCM_CCGR5_UART_MASK				(3 << MXC_CCM_CCGR5_UART_OFFSET)
722 #define MXC_CCM_CCGR5_UART_SERIAL_OFFSET		26
723 #define MXC_CCM_CCGR5_UART_SERIAL_MASK			(3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
724 #ifdef CONFIG_MX6SX
725 #define MXC_CCM_CCGR5_SAI1_OFFSET			20
726 #define MXC_CCM_CCGR5_SAI1_MASK				(3 << MXC_CCM_CCGR5_SAI1_OFFSET)
727 #define MXC_CCM_CCGR5_SAI2_OFFSET			30
728 #define MXC_CCM_CCGR5_SAI2_MASK				(3 << MXC_CCM_CCGR5_SAI2_OFFSET)
729 #endif
730 
731 #define MXC_CCM_CCGR6_USBOH3_OFFSET		0
732 #define MXC_CCM_CCGR6_USBOH3_MASK		(3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
733 #define MXC_CCM_CCGR6_USDHC1_OFFSET		2
734 #define MXC_CCM_CCGR6_USDHC1_MASK		(3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
735 #define MXC_CCM_CCGR6_USDHC2_OFFSET		4
736 #define MXC_CCM_CCGR6_USDHC2_MASK		(3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
737 #define MXC_CCM_CCGR6_USDHC3_OFFSET		6
738 #define MXC_CCM_CCGR6_USDHC3_MASK		(3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
739 #define MXC_CCM_CCGR6_USDHC4_OFFSET		8
740 #define MXC_CCM_CCGR6_USDHC4_MASK		(3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
741 #define MXC_CCM_CCGR6_EMI_SLOW_OFFSET		10
742 #define MXC_CCM_CCGR6_EMI_SLOW_MASK		(3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
743 #ifdef CONFIG_MX6SX
744 #define MXC_CCM_CCGR6_PWM8_OFFSET		16
745 #define MXC_CCM_CCGR6_PWM8_MASK			(3 << MXC_CCM_CCGR6_PWM8_OFFSET)
746 #define MXC_CCM_CCGR6_VADC_OFFSET		20
747 #define MXC_CCM_CCGR6_VADC_MASK			(3 << MXC_CCM_CCGR6_VADC_OFFSET)
748 #define MXC_CCM_CCGR6_GIS_OFFSET		22
749 #define MXC_CCM_CCGR6_GIS_MASK			(3 << MXC_CCM_CCGR6_GIS_OFFSET)
750 #define MXC_CCM_CCGR6_I2C4_OFFSET		24
751 #define MXC_CCM_CCGR6_I2C4_MASK			(3 << MXC_CCM_CCGR6_I2C4_OFFSET)
752 #define MXC_CCM_CCGR6_PWM5_OFFSET		26
753 #define MXC_CCM_CCGR6_PWM5_MASK			(3 << MXC_CCM_CCGR6_PWM5_OFFSET)
754 #define MXC_CCM_CCGR6_PWM6_OFFSET		28
755 #define MXC_CCM_CCGR6_PWM6_MASK			(3 << MXC_CCM_CCGR6_PWM6_OFFSET)
756 #define MXC_CCM_CCGR6_PWM7_OFFSET		30
757 #define MXC_CCM_CCGR6_PWM7_MASK			(3 << MXC_CCM_CCGR6_PWM7_OFFSET)
758 #else
759 #define MXC_CCM_CCGR6_VDOAXICLK_OFFSET		12
760 #define MXC_CCM_CCGR6_VDOAXICLK_MASK		(3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
761 #endif
762 
763 #define BM_ANADIG_PLL_SYS_LOCK 0x80000000
764 #define BP_ANADIG_PLL_SYS_RSVD0      20
765 #define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
766 #define BF_ANADIG_PLL_SYS_RSVD0(v)  \
767 	(((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
768 #define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
769 #define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
770 #define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
771 #define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
772 #define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC      14
773 #define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
774 #define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v)  \
775 	(((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
776 #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M  0x0
777 #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
778 #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
779 #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR      0x3
780 #define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
781 #define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
782 #define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
783 #define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
784 #define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
785 #define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
786 #define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
787 #define BP_ANADIG_PLL_SYS_DIV_SELECT      0
788 #define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
789 #define BF_ANADIG_PLL_SYS_DIV_SELECT(v)  \
790 	(((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
791 
792 #define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
793 #define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1      17
794 #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
795 #define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v)  \
796 	(((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
797 #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
798 #define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC      14
799 #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
800 #define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v)  \
801 	(((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
802 #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M  0x0
803 #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
804 #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
805 #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR      0x3
806 #define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
807 #define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
808 #define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
809 #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
810 #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
811 #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
812 #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
813 #define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
814 #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
815 #define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0      2
816 #define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
817 #define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v)  \
818 	(((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
819 #define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT      0
820 #define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
821 #define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v)  \
822 	(((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
823 
824 #define BM_ANADIG_PLL_528_LOCK 0x80000000
825 #define BP_ANADIG_PLL_528_RSVD1      19
826 #define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
827 #define BF_ANADIG_PLL_528_RSVD1(v)  \
828 	(((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
829 #define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
830 #define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
831 #define BM_ANADIG_PLL_528_BYPASS 0x00010000
832 #define BP_ANADIG_PLL_528_BYPASS_CLK_SRC      14
833 #define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
834 #define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v)  \
835 	(((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
836 #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M  0x0
837 #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
838 #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
839 #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR      0x3
840 #define BM_ANADIG_PLL_528_ENABLE 0x00002000
841 #define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
842 #define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
843 #define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
844 #define BM_ANADIG_PLL_528_HALF_CP 0x00000200
845 #define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
846 #define BM_ANADIG_PLL_528_HALF_LF 0x00000080
847 #define BP_ANADIG_PLL_528_RSVD0      1
848 #define BM_ANADIG_PLL_528_RSVD0 0x0000007E
849 #define BF_ANADIG_PLL_528_RSVD0(v)  \
850 	(((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
851 #define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
852 
853 #define BP_ANADIG_PLL_528_SS_STOP      16
854 #define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
855 #define BF_ANADIG_PLL_528_SS_STOP(v) \
856 	(((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
857 #define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
858 #define BP_ANADIG_PLL_528_SS_STEP      0
859 #define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
860 #define BF_ANADIG_PLL_528_SS_STEP(v)  \
861 	(((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
862 
863 #define BP_ANADIG_PLL_528_NUM_RSVD0      30
864 #define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
865 #define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
866 	(((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
867 #define BP_ANADIG_PLL_528_NUM_A      0
868 #define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
869 #define BF_ANADIG_PLL_528_NUM_A(v)  \
870 	(((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
871 
872 #define BP_ANADIG_PLL_528_DENOM_RSVD0      30
873 #define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
874 #define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
875 	(((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
876 #define BP_ANADIG_PLL_528_DENOM_B      0
877 #define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
878 #define BF_ANADIG_PLL_528_DENOM_B(v)  \
879 	(((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
880 
881 #define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
882 #define BP_ANADIG_PLL_AUDIO_RSVD0      22
883 #define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
884 #define BF_ANADIG_PLL_AUDIO_RSVD0(v)  \
885 	(((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
886 #define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
887 #define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT      19
888 #define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
889 #define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v)  \
890 	(((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
891 #define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
892 #define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
893 #define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
894 #define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC      14
895 #define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
896 #define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v)  \
897 	(((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
898 #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M  0x0
899 #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
900 #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
901 #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR      0x3
902 #define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
903 #define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
904 #define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
905 #define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
906 #define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
907 #define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
908 #define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
909 #define BP_ANADIG_PLL_AUDIO_DIV_SELECT      0
910 #define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
911 #define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v)  \
912 	(((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
913 
914 #define BP_ANADIG_PLL_AUDIO_NUM_RSVD0      30
915 #define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
916 #define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
917 	(((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
918 #define BP_ANADIG_PLL_AUDIO_NUM_A      0
919 #define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
920 #define BF_ANADIG_PLL_AUDIO_NUM_A(v)  \
921 	(((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
922 
923 #define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0      30
924 #define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
925 #define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
926 	(((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
927 #define BP_ANADIG_PLL_AUDIO_DENOM_B      0
928 #define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
929 #define BF_ANADIG_PLL_AUDIO_DENOM_B(v)  \
930 	(((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
931 
932 #define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
933 #define BP_ANADIG_PLL_VIDEO_RSVD0      22
934 #define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
935 #define BF_ANADIG_PLL_VIDEO_RSVD0(v)  \
936 	(((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
937 #define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
938 #define BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT      19
939 #define BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT 0x00180000
940 #define BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(v)  \
941 	(((v) << 19) & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT)
942 #define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
943 #define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
944 #define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
945 #define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC      14
946 #define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
947 #define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v)  \
948 	(((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
949 #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M  0x0
950 #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
951 #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
952 #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR      0x3
953 #define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
954 #define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
955 #define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
956 #define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
957 #define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
958 #define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
959 #define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
960 #define BP_ANADIG_PLL_VIDEO_DIV_SELECT      0
961 #define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
962 #define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v)  \
963 	(((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
964 
965 #define BP_ANADIG_PLL_VIDEO_NUM_RSVD0      30
966 #define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
967 #define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
968 	(((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
969 #define BP_ANADIG_PLL_VIDEO_NUM_A      0
970 #define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
971 #define BF_ANADIG_PLL_VIDEO_NUM_A(v)  \
972 	(((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
973 
974 #define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0      30
975 #define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
976 #define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
977 	(((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
978 #define BP_ANADIG_PLL_VIDEO_DENOM_B      0
979 #define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
980 #define BF_ANADIG_PLL_VIDEO_DENOM_B(v)  \
981 	(((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
982 
983 #define BM_ANADIG_PLL_ENET_LOCK 0x80000000
984 #define BP_ANADIG_PLL_ENET_RSVD1      21
985 #define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
986 #define BF_ANADIG_PLL_ENET_RSVD1(v)  \
987 	(((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
988 #define BM_ANADIG_PLL_ENET_REF_25M_ENABLE 0x00200000
989 #define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
990 #define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
991 #define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
992 #define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
993 #define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
994 #define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC      14
995 #define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
996 #define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v)  \
997 	(((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
998 #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M  0x0
999 #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
1000 #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
1001 #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR      0x3
1002 #define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
1003 #define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
1004 #define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
1005 #define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
1006 #define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
1007 #define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
1008 #define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
1009 #define BP_ANADIG_PLL_ENET_RSVD0      2
1010 #define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
1011 #define BF_ANADIG_PLL_ENET_RSVD0(v)  \
1012 	(((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
1013 #define BP_ANADIG_PLL_ENET_DIV_SELECT      0
1014 #define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
1015 #define BF_ANADIG_PLL_ENET_DIV_SELECT(v)  \
1016 	(((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
1017 
1018 #define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
1019 #define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
1020 #define BP_ANADIG_PFD_480_PFD3_FRAC      24
1021 #define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
1022 #define BF_ANADIG_PFD_480_PFD3_FRAC(v)  \
1023 	(((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
1024 #define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
1025 #define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
1026 #define BP_ANADIG_PFD_480_PFD2_FRAC      16
1027 #define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
1028 #define BF_ANADIG_PFD_480_PFD2_FRAC(v)  \
1029 	(((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
1030 #define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
1031 #define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
1032 #define BP_ANADIG_PFD_480_PFD1_FRAC      8
1033 #define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
1034 #define BF_ANADIG_PFD_480_PFD1_FRAC(v)  \
1035 	(((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
1036 #define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
1037 #define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
1038 #define BP_ANADIG_PFD_480_PFD0_FRAC      0
1039 #define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
1040 #define BF_ANADIG_PFD_480_PFD0_FRAC(v)  \
1041 	(((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
1042 
1043 #define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
1044 #define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
1045 #define BP_ANADIG_PFD_528_PFD3_FRAC      24
1046 #define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
1047 #define BF_ANADIG_PFD_528_PFD3_FRAC(v)  \
1048 	(((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
1049 #define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
1050 #define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
1051 #define BP_ANADIG_PFD_528_PFD2_FRAC      16
1052 #define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
1053 #define BF_ANADIG_PFD_528_PFD2_FRAC(v)  \
1054 	(((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
1055 #define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
1056 #define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
1057 #define BP_ANADIG_PFD_528_PFD1_FRAC      8
1058 #define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
1059 #define BF_ANADIG_PFD_528_PFD1_FRAC(v)  \
1060 	(((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
1061 #define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
1062 #define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
1063 #define BP_ANADIG_PFD_528_PFD0_FRAC      0
1064 #define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
1065 #define BF_ANADIG_PFD_528_PFD0_FRAC(v)  \
1066 	(((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
1067 
1068 #define BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF 0x00000008
1069 
1070 #endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */
1071