1d60a2099SWang Huan /*
2d60a2099SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3d60a2099SWang Huan  *
4d60a2099SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5d60a2099SWang Huan  */
6d60a2099SWang Huan 
7d60a2099SWang Huan #ifndef __ASM_ARCH_LS102XA_IMMAP_H_
8d60a2099SWang Huan #define __ASM_ARCH_LS102XA_IMMAP_H_
9d60a2099SWang Huan 
10d60a2099SWang Huan #define SVR_MAJ(svr)		(((svr) >>  4) & 0xf)
11d60a2099SWang Huan #define SVR_MIN(svr)		(((svr) >>  0) & 0xf)
12d60a2099SWang Huan #define SVR_SOC_VER(svr)	(((svr) >> 8) & 0x7ff)
13d60a2099SWang Huan #define IS_E_PROCESSOR(svr)	(svr & 0x80000)
14d60a2099SWang Huan 
15d60a2099SWang Huan #define SOC_VER_SLS1020		0x00
16d60a2099SWang Huan #define SOC_VER_LS1020		0x10
17d60a2099SWang Huan #define SOC_VER_LS1021		0x11
18d60a2099SWang Huan #define SOC_VER_LS1022		0x12
19d60a2099SWang Huan 
20d60a2099SWang Huan #define RCWSR0_SYS_PLL_RAT_SHIFT	25
21d60a2099SWang Huan #define RCWSR0_SYS_PLL_RAT_MASK		0x1f
22d60a2099SWang Huan #define RCWSR0_MEM_PLL_RAT_SHIFT	16
23d60a2099SWang Huan #define RCWSR0_MEM_PLL_RAT_MASK		0x3f
24d60a2099SWang Huan 
25d60a2099SWang Huan #define RCWSR4_SRDS1_PRTCL_SHIFT	24
26d60a2099SWang Huan #define RCWSR4_SRDS1_PRTCL_MASK		0xff000000
27d60a2099SWang Huan 
28d60a2099SWang Huan #define TIMER_COMP_VAL			0xffffffff
29d60a2099SWang Huan #define ARCH_TIMER_CTRL_ENABLE		(1 << 0)
30d60a2099SWang Huan #define SYS_COUNTER_CTRL_ENABLE		(1 << 24)
31d60a2099SWang Huan 
32d60a2099SWang Huan struct sys_info {
33d60a2099SWang Huan 	unsigned long freq_processor[CONFIG_MAX_CPUS];
34d60a2099SWang Huan 	unsigned long freq_systembus;
35d60a2099SWang Huan 	unsigned long freq_ddrbus;
36d60a2099SWang Huan 	unsigned long freq_localbus;
37d60a2099SWang Huan };
38d60a2099SWang Huan 
39d60a2099SWang Huan /* Device Configuration and Pin Control */
40d60a2099SWang Huan struct ccsr_gur {
41d60a2099SWang Huan 	u32     porsr1;         /* POR status 1 */
42d60a2099SWang Huan 	u32     porsr2;         /* POR status 2 */
43d60a2099SWang Huan 	u8      res_008[0x20-0x8];
44d60a2099SWang Huan 	u32     gpporcr1;       /* General-purpose POR configuration */
45d60a2099SWang Huan 	u32	gpporcr2;
46d60a2099SWang Huan 	u32     dcfg_fusesr;    /* Fuse status register */
47d60a2099SWang Huan 	u8      res_02c[0x70-0x2c];
48d60a2099SWang Huan 	u32     devdisr;        /* Device disable control */
49d60a2099SWang Huan 	u32     devdisr2;       /* Device disable control 2 */
50d60a2099SWang Huan 	u32     devdisr3;       /* Device disable control 3 */
51d60a2099SWang Huan 	u32     devdisr4;       /* Device disable control 4 */
52d60a2099SWang Huan 	u32     devdisr5;       /* Device disable control 5 */
53d60a2099SWang Huan 	u8      res_084[0x94-0x84];
54d60a2099SWang Huan 	u32     coredisru;      /* uppper portion for support of 64 cores */
55d60a2099SWang Huan 	u32     coredisrl;      /* lower portion for support of 64 cores */
56d60a2099SWang Huan 	u8      res_09c[0xa4-0x9c];
57d60a2099SWang Huan 	u32     svr;            /* System version */
58d60a2099SWang Huan 	u8	res_0a8[0xb0-0xa8];
59d60a2099SWang Huan 	u32	rstcr;		/* Reset control */
60d60a2099SWang Huan 	u32	rstrqpblsr;	/* Reset request preboot loader status */
61d60a2099SWang Huan 	u8	res_0b8[0xc0-0xb8];
62d60a2099SWang Huan 	u32	rstrqmr1;	/* Reset request mask */
63d60a2099SWang Huan 	u8	res_0c4[0xc8-0xc4];
64d60a2099SWang Huan 	u32	rstrqsr1;	/* Reset request status */
65d60a2099SWang Huan 	u8	res_0cc[0xd4-0xcc];
66d60a2099SWang Huan 	u32	rstrqwdtmrl;	/* Reset request WDT mask */
67d60a2099SWang Huan 	u8	res_0d8[0xdc-0xd8];
68d60a2099SWang Huan 	u32	rstrqwdtsrl;	/* Reset request WDT status */
69d60a2099SWang Huan 	u8	res_0e0[0xe4-0xe0];
70d60a2099SWang Huan 	u32	brrl;		/* Boot release */
71d60a2099SWang Huan 	u8      res_0e8[0x100-0xe8];
72d60a2099SWang Huan 	u32     rcwsr[16];      /* Reset control word status */
73d60a2099SWang Huan 	u8      res_140[0x200-0x140];
74d60a2099SWang Huan 	u32     scratchrw[4];  /* Scratch Read/Write */
75d60a2099SWang Huan 	u8      res_210[0x300-0x210];
76d60a2099SWang Huan 	u32     scratchw1r[4];  /* Scratch Read (Write once) */
77d60a2099SWang Huan 	u8      res_310[0x400-0x310];
78d60a2099SWang Huan 	u32	crstsr;
79d60a2099SWang Huan 	u8      res_404[0x550-0x404];
80d60a2099SWang Huan 	u32	sataliodnr;
81d60a2099SWang Huan 	u8	res_554[0x604-0x554];
82d60a2099SWang Huan 	u32	pamubypenr;
83d60a2099SWang Huan 	u32	dmacr1;
84d60a2099SWang Huan 	u8      res_60c[0x740-0x60c];   /* add more registers when needed */
85d60a2099SWang Huan 	u32     tp_ityp[64];    /* Topology Initiator Type Register */
86d60a2099SWang Huan 	struct {
87d60a2099SWang Huan 		u32     upper;
88d60a2099SWang Huan 		u32     lower;
89d60a2099SWang Huan 	} tp_cluster[1];        /* Core Cluster n Topology Register */
90d60a2099SWang Huan 	u8	res_848[0xe60-0x848];
91d60a2099SWang Huan 	u32	ddrclkdr;
92d60a2099SWang Huan 	u8	res_e60[0xe68-0xe64];
93d60a2099SWang Huan 	u32	ifcclkdr;
94d60a2099SWang Huan 	u8	res_e68[0xe80-0xe6c];
95d60a2099SWang Huan 	u32	sdhcpcr;
96d60a2099SWang Huan };
97d60a2099SWang Huan 
98d60a2099SWang Huan #define SCFG_ETSECDMAMCR_LE_BD_FR	0xf8001a0f
99d60a2099SWang Huan #define SCFG_ETSECCMCR_GE2_CLK125	0x04000000
100d60a2099SWang Huan #define SCFG_PIXCLKCR_PXCKEN		0x80000000
101*d612f0abSAlison Wang #define SCFG_QSPI_CLKSEL		0xc0100000
102d60a2099SWang Huan 
103d60a2099SWang Huan /* Supplemental Configuration Unit */
104d60a2099SWang Huan struct ccsr_scfg {
105d60a2099SWang Huan 	u32 dpslpcr;
106d60a2099SWang Huan 	u32 resv0[2];
107d60a2099SWang Huan 	u32 etsecclkdpslpcr;
108d60a2099SWang Huan 	u32 resv1[5];
109d60a2099SWang Huan 	u32 fuseovrdcr;
110d60a2099SWang Huan 	u32 pixclkcr;
111d60a2099SWang Huan 	u32 resv2[5];
112d60a2099SWang Huan 	u32 spimsicr;
113d60a2099SWang Huan 	u32 resv3[6];
114d60a2099SWang Huan 	u32 pex1pmwrcr;
115d60a2099SWang Huan 	u32 pex1pmrdsr;
116d60a2099SWang Huan 	u32 resv4[3];
117d60a2099SWang Huan 	u32 usb3prm1cr;
118d60a2099SWang Huan 	u32 usb4prm2cr;
119d60a2099SWang Huan 	u32 pex1rdmsgpldlsbsr;
120d60a2099SWang Huan 	u32 pex1rdmsgpldmsbsr;
121d60a2099SWang Huan 	u32 pex2rdmsgpldlsbsr;
122d60a2099SWang Huan 	u32 pex2rdmsgpldmsbsr;
123d60a2099SWang Huan 	u32 pex1rdmmsgrqsr;
124d60a2099SWang Huan 	u32 pex2rdmmsgrqsr;
125d60a2099SWang Huan 	u32 spimsiclrcr;
126d60a2099SWang Huan 	u32 pex1mscportsr;
127d60a2099SWang Huan 	u32 pex2mscportsr;
128d60a2099SWang Huan 	u32 pex2pmwrcr;
129d60a2099SWang Huan 	u32 resv5[24];
130d60a2099SWang Huan 	u32 mac1_streamid;
131d60a2099SWang Huan 	u32 mac2_streamid;
132d60a2099SWang Huan 	u32 mac3_streamid;
133d60a2099SWang Huan 	u32 pex1_streamid;
134d60a2099SWang Huan 	u32 pex2_streamid;
135d60a2099SWang Huan 	u32 dma_streamid;
136d60a2099SWang Huan 	u32 sata_streamid;
137d60a2099SWang Huan 	u32 usb3_streamid;
138d60a2099SWang Huan 	u32 qe_streamid;
139d60a2099SWang Huan 	u32 sdhc_streamid;
140d60a2099SWang Huan 	u32 adma_streamid;
141d60a2099SWang Huan 	u32 letechsftrstcr;
142d60a2099SWang Huan 	u32 core0_sft_rst;
143d60a2099SWang Huan 	u32 core1_sft_rst;
144d60a2099SWang Huan 	u32 resv6[1];
145d60a2099SWang Huan 	u32 usb_hi_addr;
146d60a2099SWang Huan 	u32 etsecclkadjcr;
147d60a2099SWang Huan 	u32 sai_clk;
148d60a2099SWang Huan 	u32 resv7[1];
149d60a2099SWang Huan 	u32 dcu_streamid;
150d60a2099SWang Huan 	u32 usb2_streamid;
151d60a2099SWang Huan 	u32 ftm_reset;
152d60a2099SWang Huan 	u32 altcbar;
153d60a2099SWang Huan 	u32 qspi_cfg;
154d60a2099SWang Huan 	u32 pmcintecr;
155d60a2099SWang Huan 	u32 pmcintlecr;
156d60a2099SWang Huan 	u32 pmcintsr;
157d60a2099SWang Huan 	u32 qos1;
158d60a2099SWang Huan 	u32 qos2;
159d60a2099SWang Huan 	u32 qos3;
160d60a2099SWang Huan 	u32 cci_cfg;
161d60a2099SWang Huan 	u32 resv8[1];
162d60a2099SWang Huan 	u32 etsecdmamcr;
163d60a2099SWang Huan 	u32 usb3prm3cr;
164d60a2099SWang Huan 	u32 resv9[1];
165d60a2099SWang Huan 	u32 debug_streamid;
166d60a2099SWang Huan 	u32 resv10[5];
167d60a2099SWang Huan 	u32 snpcnfgcr;
168d60a2099SWang Huan 	u32 resv11[1];
169d60a2099SWang Huan 	u32 intpcr;
170d60a2099SWang Huan 	u32 resv12[20];
171d60a2099SWang Huan 	u32 scfgrevcr;
172d60a2099SWang Huan 	u32 coresrencr;
173d60a2099SWang Huan 	u32 pex2pmrdsr;
174d60a2099SWang Huan 	u32 ddrc1cr;
175d60a2099SWang Huan 	u32 ddrc2cr;
176d60a2099SWang Huan 	u32 ddrc3cr;
177d60a2099SWang Huan 	u32 ddrc4cr;
178d60a2099SWang Huan 	u32 ddrgcr;
179d60a2099SWang Huan 	u32 resv13[120];
180d60a2099SWang Huan 	u32 qeioclkcr;
181d60a2099SWang Huan 	u32 etsecmcr;
182d60a2099SWang Huan 	u32 sdhciovserlcr;
183d60a2099SWang Huan 	u32 resv14[61];
184d8222dbeSTang Yuantian 	u32 sparecr[8];
185d60a2099SWang Huan };
186d60a2099SWang Huan 
187d60a2099SWang Huan /* Clocking */
188d60a2099SWang Huan struct ccsr_clk {
189d60a2099SWang Huan 	struct {
190d60a2099SWang Huan 		u32 clkcncsr;	/* core cluster n clock control status */
191d60a2099SWang Huan 		u8  res_004[0x1c];
192d60a2099SWang Huan 	} clkcsr[2];
193d60a2099SWang Huan 	u8	res_040[0x7c0]; /* 0x100 */
194d60a2099SWang Huan 	struct {
195d60a2099SWang Huan 		u32 pllcngsr;
196d60a2099SWang Huan 		u8 res_804[0x1c];
197d60a2099SWang Huan 	} pllcgsr[2];
198d60a2099SWang Huan 	u8	res_840[0x1c0];
199d60a2099SWang Huan 	u32	clkpcsr;	/* 0xa00 Platform clock domain control/status */
200d60a2099SWang Huan 	u8	res_a04[0x1fc];
201d60a2099SWang Huan 	u32	pllpgsr;	/* 0xc00 Platform PLL General Status */
202d60a2099SWang Huan 	u8	res_c04[0x1c];
203d60a2099SWang Huan 	u32	plldgsr;	/* 0xc20 DDR PLL General Status */
204d60a2099SWang Huan 	u8	res_c24[0x3dc];
205d60a2099SWang Huan };
206d60a2099SWang Huan 
207d60a2099SWang Huan /* System Counter */
208d60a2099SWang Huan struct sctr_regs {
209d60a2099SWang Huan 	u32 cntcr;
210d60a2099SWang Huan 	u32 cntsr;
211d60a2099SWang Huan 	u32 cntcv1;
212d60a2099SWang Huan 	u32 cntcv2;
213d60a2099SWang Huan 	u32 resv1[4];
214d60a2099SWang Huan 	u32 cntfid0;
215d60a2099SWang Huan 	u32 cntfid1;
216d60a2099SWang Huan 	u32 resv2[1002];
217d60a2099SWang Huan 	u32 counterid[12];
218d60a2099SWang Huan };
219d60a2099SWang Huan 
220d60a2099SWang Huan #define MAX_SERDES			1
221d60a2099SWang Huan #define SRDS_MAX_LANES			4
222d60a2099SWang Huan #define SRDS_MAX_BANK			2
223d60a2099SWang Huan 
224d60a2099SWang Huan #define SRDS_RSTCTL_RST			0x80000000
225d60a2099SWang Huan #define SRDS_RSTCTL_RSTDONE		0x40000000
226d60a2099SWang Huan #define SRDS_RSTCTL_RSTERR		0x20000000
227d60a2099SWang Huan #define SRDS_RSTCTL_SWRST		0x10000000
228d60a2099SWang Huan #define SRDS_RSTCTL_SDEN		0x00000020
229d60a2099SWang Huan #define SRDS_RSTCTL_SDRST_B		0x00000040
230d60a2099SWang Huan #define SRDS_RSTCTL_PLLRST_B		0x00000080
231d60a2099SWang Huan #define SRDS_PLLCR0_POFF		0x80000000
232d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_MASK	0x70000000
233d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_100	0x00000000
234d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_125	0x10000000
235d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_156_25	0x20000000
236d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_150	0x30000000
237d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_161_13	0x40000000
238d60a2099SWang Huan #define SRDS_PLLCR0_RFCK_SEL_122_88	0x50000000
239d60a2099SWang Huan #define SRDS_PLLCR0_PLL_LCK		0x00800000
240d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_MASK	0x000f0000
241d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_5		0x00000000
242d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3_75	0x00050000
243d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_5_15	0x00060000
244d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_4		0x00070000
245d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3_12	0x00090000
246d60a2099SWang Huan #define SRDS_PLLCR0_FRATE_SEL_3		0x000a0000
247d60a2099SWang Huan #define SRDS_PLLCR1_PLL_BWSEL		0x08000000
248d60a2099SWang Huan 
249d60a2099SWang Huan struct ccsr_serdes {
250d60a2099SWang Huan 	struct {
251d60a2099SWang Huan 		u32	rstctl;	/* Reset Control Register */
252d60a2099SWang Huan 
253d60a2099SWang Huan 		u32	pllcr0; /* PLL Control Register 0 */
254d60a2099SWang Huan 
255d60a2099SWang Huan 		u32	pllcr1; /* PLL Control Register 1 */
256d60a2099SWang Huan 		u32	res_0c;	/* 0x00c */
257d60a2099SWang Huan 		u32	pllcr3;
258d60a2099SWang Huan 		u32	pllcr4;
259d60a2099SWang Huan 		u8	res_18[0x20-0x18];
260d60a2099SWang Huan 	} bank[2];
261d60a2099SWang Huan 	u8	res_40[0x90-0x40];
262d60a2099SWang Huan 	u32	srdstcalcr;	/* 0x90 TX Calibration Control */
263d60a2099SWang Huan 	u8	res_94[0xa0-0x94];
264d60a2099SWang Huan 	u32	srdsrcalcr;	/* 0xa0 RX Calibration Control */
265d60a2099SWang Huan 	u8	res_a4[0xb0-0xa4];
266d60a2099SWang Huan 	u32	srdsgr0;	/* 0xb0 General Register 0 */
267d60a2099SWang Huan 	u8	res_b4[0xe0-0xb4];
268d60a2099SWang Huan 	u32	srdspccr0;	/* 0xe0 Protocol Converter Config 0 */
269d60a2099SWang Huan 	u32	srdspccr1;	/* 0xe4 Protocol Converter Config 1 */
270d60a2099SWang Huan 	u32	srdspccr2;	/* 0xe8 Protocol Converter Config 2 */
271d60a2099SWang Huan 	u32	srdspccr3;	/* 0xec Protocol Converter Config 3 */
272d60a2099SWang Huan 	u32	srdspccr4;	/* 0xf0 Protocol Converter Config 4 */
273d60a2099SWang Huan 	u8	res_f4[0x100-0xf4];
274d60a2099SWang Huan 	struct {
275d60a2099SWang Huan 		u32	lnpssr;	/* 0x100, 0x120, ..., 0x1e0 */
276d60a2099SWang Huan 		u8	res_104[0x120-0x104];
277d60a2099SWang Huan 	} srdslnpssr[4];
278d60a2099SWang Huan 	u8	res_180[0x300-0x180];
279d60a2099SWang Huan 	u32	srdspexeqcr;
280d60a2099SWang Huan 	u32	srdspexeqpcr[11];
281d60a2099SWang Huan 	u8	res_330[0x400-0x330];
282d60a2099SWang Huan 	u32	srdspexapcr;
283d60a2099SWang Huan 	u8	res_404[0x440-0x404];
284d60a2099SWang Huan 	u32	srdspexbpcr;
285d60a2099SWang Huan 	u8	res_444[0x800-0x444];
286d60a2099SWang Huan 	struct {
287d60a2099SWang Huan 		u32	gcr0;	/* 0x800 General Control Register 0 */
288d60a2099SWang Huan 		u32	gcr1;	/* 0x804 General Control Register 1 */
289d60a2099SWang Huan 		u32	gcr2;	/* 0x808 General Control Register 2 */
290d60a2099SWang Huan 		u32	sscr0;
291d60a2099SWang Huan 		u32	recr0;	/* 0x810 Receive Equalization Control */
292d60a2099SWang Huan 		u32	recr1;
293d60a2099SWang Huan 		u32	tecr0;	/* 0x818 Transmit Equalization Control */
294d60a2099SWang Huan 		u32	sscr1;
295d60a2099SWang Huan 		u32	ttlcr0;	/* 0x820 Transition Tracking Loop Ctrl 0 */
296d60a2099SWang Huan 		u8	res_824[0x83c-0x824];
297d60a2099SWang Huan 		u32	tcsr3;
298d60a2099SWang Huan 	} lane[4];	/* Lane A, B, C, D, E, F, G, H */
299d60a2099SWang Huan 	u8	res_a00[0x1000-0xa00];	/* from 0xa00 to 0xfff */
300d60a2099SWang Huan };
301d60a2099SWang Huan 
302d60a2099SWang Huan #define DDR_SDRAM_CFG			0x470c0008
303d60a2099SWang Huan #define DDR_CS0_BNDS			0x008000bf
304d60a2099SWang Huan #define DDR_CS0_CONFIG			0x80014302
305d60a2099SWang Huan #define DDR_TIMING_CFG_0		0x50550004
306d60a2099SWang Huan #define DDR_TIMING_CFG_1		0xbcb38c56
307d60a2099SWang Huan #define DDR_TIMING_CFG_2		0x0040d120
308d60a2099SWang Huan #define DDR_TIMING_CFG_3		0x010e1000
309d60a2099SWang Huan #define DDR_TIMING_CFG_4		0x00000001
310d60a2099SWang Huan #define DDR_TIMING_CFG_5		0x03401400
311d60a2099SWang Huan #define DDR_SDRAM_CFG_2			0x00401010
312d60a2099SWang Huan #define DDR_SDRAM_MODE			0x00061c60
313d60a2099SWang Huan #define DDR_SDRAM_MODE_2		0x00180000
314d60a2099SWang Huan #define DDR_SDRAM_INTERVAL		0x18600618
315d60a2099SWang Huan #define DDR_DDR_WRLVL_CNTL		0x8655f605
316d60a2099SWang Huan #define DDR_DDR_WRLVL_CNTL_2		0x05060607
317d60a2099SWang Huan #define DDR_DDR_WRLVL_CNTL_3		0x05050505
318d60a2099SWang Huan #define DDR_DDR_CDR1			0x80040000
319d60a2099SWang Huan #define DDR_DDR_CDR2			0x00000001
320d60a2099SWang Huan #define DDR_SDRAM_CLK_CNTL		0x02000000
321d60a2099SWang Huan #define DDR_DDR_ZQ_CNTL			0x89080600
322d60a2099SWang Huan #define DDR_CS0_CONFIG_2		0
323d60a2099SWang Huan #define DDR_SDRAM_CFG_MEM_EN		0x80000000
324d60a2099SWang Huan 
325d60a2099SWang Huan /* DDR memory controller registers */
326d60a2099SWang Huan struct ccsr_ddr {
327d60a2099SWang Huan 	u32 cs0_bnds;			/* Chip Select 0 Memory Bounds */
328d60a2099SWang Huan 	u32 resv1[1];
329d60a2099SWang Huan 	u32 cs1_bnds;			/* Chip Select 1 Memory Bounds */
330d60a2099SWang Huan 	u32 resv2[1];
331d60a2099SWang Huan 	u32 cs2_bnds;			/* Chip Select 2 Memory Bounds */
332d60a2099SWang Huan 	u32 resv3[1];
333d60a2099SWang Huan 	u32 cs3_bnds;			/* Chip Select 3 Memory Bounds */
334d60a2099SWang Huan 	u32 resv4[25];
335d60a2099SWang Huan 	u32 cs0_config;			/* Chip Select Configuration */
336d60a2099SWang Huan 	u32 cs1_config;			/* Chip Select Configuration */
337d60a2099SWang Huan 	u32 cs2_config;			/* Chip Select Configuration */
338d60a2099SWang Huan 	u32 cs3_config;			/* Chip Select Configuration */
339d60a2099SWang Huan 	u32 resv5[12];
340d60a2099SWang Huan 	u32 cs0_config_2;		/* Chip Select Configuration 2 */
341d60a2099SWang Huan 	u32 cs1_config_2;		/* Chip Select Configuration 2 */
342d60a2099SWang Huan 	u32 cs2_config_2;		/* Chip Select Configuration 2 */
343d60a2099SWang Huan 	u32 cs3_config_2;		/* Chip Select Configuration 2 */
344d60a2099SWang Huan 	u32 resv6[12];
345d60a2099SWang Huan 	u32 timing_cfg_3;		/* SDRAM Timing Configuration 3 */
346d60a2099SWang Huan 	u32 timing_cfg_0;		/* SDRAM Timing Configuration 0 */
347d60a2099SWang Huan 	u32 timing_cfg_1;		/* SDRAM Timing Configuration 1 */
348d60a2099SWang Huan 	u32 timing_cfg_2;		/* SDRAM Timing Configuration 2 */
349d60a2099SWang Huan 	u32 sdram_cfg;			/* SDRAM Control Configuration */
350d60a2099SWang Huan 	u32 sdram_cfg_2;		/* SDRAM Control Configuration 2 */
351d60a2099SWang Huan 	u32 sdram_mode;			/* SDRAM Mode Configuration */
352d60a2099SWang Huan 	u32 sdram_mode_2;		/* SDRAM Mode Configuration 2 */
353d60a2099SWang Huan 	u32 sdram_md_cntl;		/* SDRAM Mode Control */
354d60a2099SWang Huan 	u32 sdram_interval;		/* SDRAM Interval Configuration */
355d60a2099SWang Huan 	u32 sdram_data_init;		/* SDRAM Data initialization */
356d60a2099SWang Huan 	u32 resv7[1];
357d60a2099SWang Huan 	u32 sdram_clk_cntl;		/* SDRAM Clock Control */
358d60a2099SWang Huan 	u32 resv8[5];
359d60a2099SWang Huan 	u32 init_addr;			/* training init addr */
360d60a2099SWang Huan 	u32 init_ext_addr;		/* training init extended addr */
361d60a2099SWang Huan 	u32 resv9[4];
362d60a2099SWang Huan 	u32 timing_cfg_4;		/* SDRAM Timing Configuration 4 */
363d60a2099SWang Huan 	u32 timing_cfg_5;		/* SDRAM Timing Configuration 5 */
364d60a2099SWang Huan 	u32 timing_cfg_6;		/* SDRAM Timing Configuration 6 */
365d60a2099SWang Huan 	u32 timing_cfg_7;		/* SDRAM Timing Configuration 7 */
366d60a2099SWang Huan 	u32 ddr_zq_cntl;		/* ZQ calibration control*/
367d60a2099SWang Huan 	u32 ddr_wrlvl_cntl;		/* write leveling control*/
368d60a2099SWang Huan 	u32 resv10[1];
369d60a2099SWang Huan 	u32 ddr_sr_cntr;		/* self refresvh counter */
370d60a2099SWang Huan 	u32 ddr_sdram_rcw_1;		/* Control Words 1 */
371d60a2099SWang Huan 	u32 ddr_sdram_rcw_2;		/* Control Words 2 */
372d60a2099SWang Huan 	u32 resv11[2];
373d60a2099SWang Huan 	u32 ddr_wrlvl_cntl_2;		/* write leveling control 2 */
374d60a2099SWang Huan 	u32 ddr_wrlvl_cntl_3;		/* write leveling control 3 */
375d60a2099SWang Huan 	u32 resv12[2];
376d60a2099SWang Huan 	u32 ddr_sdram_rcw_3;		/* Control Words 3 */
377d60a2099SWang Huan 	u32 ddr_sdram_rcw_4;		/* Control Words 4 */
378d60a2099SWang Huan 	u32 ddr_sdram_rcw_5;		/* Control Words 5 */
379d60a2099SWang Huan 	u32 ddr_sdram_rcw_6;		/* Control Words 6 */
380d60a2099SWang Huan 	u32 resv13[20];
381d60a2099SWang Huan 	u32 sdram_mode_3;		/* SDRAM Mode Configuration 3 */
382d60a2099SWang Huan 	u32 sdram_mode_4;		/* SDRAM Mode Configuration 4 */
383d60a2099SWang Huan 	u32 sdram_mode_5;		/* SDRAM Mode Configuration 5 */
384d60a2099SWang Huan 	u32 sdram_mode_6;		/* SDRAM Mode Configuration 6 */
385d60a2099SWang Huan 	u32 sdram_mode_7;		/* SDRAM Mode Configuration 7 */
386d60a2099SWang Huan 	u32 sdram_mode_8;		/* SDRAM Mode Configuration 8 */
387d60a2099SWang Huan 	u32 sdram_mode_9;		/* SDRAM Mode Configuration 9 */
388d60a2099SWang Huan 	u32 sdram_mode_10;		/* SDRAM Mode Configuration 10 */
389d60a2099SWang Huan 	u32 sdram_mode_11;		/* SDRAM Mode Configuration 11 */
390d60a2099SWang Huan 	u32 sdram_mode_12;		/* SDRAM Mode Configuration 12 */
391d60a2099SWang Huan 	u32 sdram_mode_13;		/* SDRAM Mode Configuration 13 */
392d60a2099SWang Huan 	u32 sdram_mode_14;		/* SDRAM Mode Configuration 14 */
393d60a2099SWang Huan 	u32 sdram_mode_15;		/* SDRAM Mode Configuration 15 */
394d60a2099SWang Huan 	u32 sdram_mode_16;		/* SDRAM Mode Configuration 16 */
395d60a2099SWang Huan 	u32 resv14[4];
396d60a2099SWang Huan 	u32 timing_cfg_8;		/* SDRAM Timing Configuration 8 */
397d60a2099SWang Huan 	u32 timing_cfg_9;		/* SDRAM Timing Configuration 9 */
398d60a2099SWang Huan 	u32 resv15[2];
399d60a2099SWang Huan 	u32 sdram_cfg_3;		/* SDRAM Control Configuration 3 */
400d60a2099SWang Huan 	u32 resv16[15];
401d60a2099SWang Huan 	u32 deskew_cntl;		/* SDRAM Deskew Control */
402d60a2099SWang Huan 	u32 resv17[545];
403d60a2099SWang Huan 	u32 ddr_dsr1;			/* Debug Status 1 */
404d60a2099SWang Huan 	u32 ddr_dsr2;			/* Debug Status 2 */
405d60a2099SWang Huan 	u32 ddr_cdr1;			/* Control Driver 1 */
406d60a2099SWang Huan 	u32 ddr_cdr2;			/* Control Driver 2 */
407d60a2099SWang Huan 	u32 resv18[50];
408d60a2099SWang Huan 	u32 ip_rev1;			/* IP Block Revision 1 */
409d60a2099SWang Huan 	u32 ip_rev2;			/* IP Block Revision 2 */
410d60a2099SWang Huan 	u32 eor;			/* Enhanced Optimization Register */
411d60a2099SWang Huan 	u32 resv19[63];
412d60a2099SWang Huan 	u32 mtcr;			/* Memory Test Control Register */
413d60a2099SWang Huan 	u32 resv20[7];
414d60a2099SWang Huan 	u32 mtp1;			/* Memory Test Pattern 1 */
415d60a2099SWang Huan 	u32 mtp2;			/* Memory Test Pattern 2 */
416d60a2099SWang Huan 	u32 mtp3;			/* Memory Test Pattern 3 */
417d60a2099SWang Huan 	u32 mtp4;			/* Memory Test Pattern 4 */
418d60a2099SWang Huan 	u32 mtp5;			/* Memory Test Pattern 5 */
419d60a2099SWang Huan 	u32 mtp6;			/* Memory Test Pattern 6 */
420d60a2099SWang Huan 	u32 mtp7;			/* Memory Test Pattern 7 */
421d60a2099SWang Huan 	u32 mtp8;			/* Memory Test Pattern 8 */
422d60a2099SWang Huan 	u32 mtp9;			/* Memory Test Pattern 9 */
423d60a2099SWang Huan 	u32 mtp10;			/* Memory Test Pattern 10 */
424d60a2099SWang Huan 	u32 resv21[6];
425d60a2099SWang Huan 	u32 ddr_mt_st_ext_addr;		/* Memory Test Start Extended Address */
426d60a2099SWang Huan 	u32 ddr_mt_st_addr;		/* Memory Test Start Address */
427d60a2099SWang Huan 	u32 ddr_mt_end_ext_addr;	/* Memory Test End Extended Address */
428d60a2099SWang Huan 	u32 ddr_mt_end_addr;		/* Memory Test End Address */
429d60a2099SWang Huan 	u32 resv22[36];
430d60a2099SWang Huan 	u32 data_err_inject_hi;		/* Data Path Err Injection Mask High */
431d60a2099SWang Huan 	u32 data_err_inject_lo;		/* Data Path Err Injection Mask Low */
432d60a2099SWang Huan 	u32 ecc_err_inject;		/* Data Path Err Injection Mask ECC */
433d60a2099SWang Huan 	u32 resv23[5];
434d60a2099SWang Huan 	u32 capture_data_hi;		/* Data Path Read Capture High */
435d60a2099SWang Huan 	u32 capture_data_lo;		/* Data Path Read Capture Low */
436d60a2099SWang Huan 	u32 capture_ecc;		/* Data Path Read Capture ECC */
437d60a2099SWang Huan 	u32 resv24[5];
438d60a2099SWang Huan 	u32 err_detect;			/* Error Detect */
439d60a2099SWang Huan 	u32 err_disable;		/* Error Disable */
440d60a2099SWang Huan 	u32 err_int_en;
441d60a2099SWang Huan 	u32 capture_attributes;		/* Error Attrs Capture */
442d60a2099SWang Huan 	u32 capture_address;		/* Error Addr Capture */
443d60a2099SWang Huan 	u32 capture_ext_address;	/* Error Extended Addr Capture */
444d60a2099SWang Huan 	u32 err_sbe;			/* Single-Bit ECC Error Management */
445d60a2099SWang Huan 	u32 resv25[105];
446d60a2099SWang Huan };
447d60a2099SWang Huan 
448d60a2099SWang Huan #define CCI400_CTRLORD_TERM_BARRIER	0x00000008
449d60a2099SWang Huan #define CCI400_CTRLORD_EN_BARRIER	0
450644bc7ecSJason Jin #define CCI400_SHAORD_NON_SHAREABLE	0x00000002
451d60a2099SWang Huan 
452d60a2099SWang Huan /* CCI-400 registers */
453d60a2099SWang Huan struct ccsr_cci400 {
454d60a2099SWang Huan 	u32 ctrl_ord;			/* Control Override */
455d60a2099SWang Huan 	u32 spec_ctrl;			/* Speculation Control */
456d60a2099SWang Huan 	u32 secure_access;		/* Secure Access */
457d60a2099SWang Huan 	u32 status;			/* Status */
458d60a2099SWang Huan 	u32 impr_err;			/* Imprecise Error */
459d60a2099SWang Huan 	u8 res_14[0x100 - 0x14];
460d60a2099SWang Huan 	u32 pmcr;			/* Performance Monitor Control */
461d60a2099SWang Huan 	u8 res_104[0xfd0 - 0x104];
462d60a2099SWang Huan 	u32 pid[8];			/* Peripheral ID */
463d60a2099SWang Huan 	u32 cid[4];			/* Component ID */
464d60a2099SWang Huan 	struct {
465d60a2099SWang Huan 		u32 snoop_ctrl;		/* Snoop Control */
466d60a2099SWang Huan 		u32 sha_ord;		/* Shareable Override */
467d60a2099SWang Huan 		u8 res_1008[0x1100 - 0x1008];
468d60a2099SWang Huan 		u32 rc_qos_ord;		/* read channel QoS Value Override */
469d60a2099SWang Huan 		u32 wc_qos_ord;		/* read channel QoS Value Override */
470d60a2099SWang Huan 		u8 res_1108[0x110c - 0x1108];
471d60a2099SWang Huan 		u32 qos_ctrl;		/* QoS Control */
472d60a2099SWang Huan 		u32 max_ot;		/* Max OT */
473d60a2099SWang Huan 		u8 res_1114[0x1130 - 0x1114];
474d60a2099SWang Huan 		u32 target_lat;		/* Target Latency */
475d60a2099SWang Huan 		u32 latency_regu;	/* Latency Regulation */
476d60a2099SWang Huan 		u32 qos_range;		/* QoS Range */
477d60a2099SWang Huan 		u8 res_113c[0x2000 - 0x113c];
478d60a2099SWang Huan 	} slave[5];			/* Slave Interface */
479d60a2099SWang Huan 	u8 res_6000[0x9004 - 0x6000];
480d60a2099SWang Huan 	u32 cycle_counter;		/* Cycle counter */
481d60a2099SWang Huan 	u32 count_ctrl;			/* Count Control */
482d60a2099SWang Huan 	u32 overflow_status;		/* Overflow Flag Status */
483d60a2099SWang Huan 	u8 res_9010[0xa000 - 0x9010];
484d60a2099SWang Huan 	struct {
485d60a2099SWang Huan 		u32 event_select;	/* Event Select */
486d60a2099SWang Huan 		u32 event_count;	/* Event Count */
487d60a2099SWang Huan 		u32 counter_ctrl;	/* Counter Control */
488d60a2099SWang Huan 		u32 overflow_status;	/* Overflow Flag Status */
489d60a2099SWang Huan 		u8 res_a010[0xb000 - 0xa010];
490d60a2099SWang Huan 	} pcounter[4];			/* Performance Counter */
491d60a2099SWang Huan 	u8 res_e004[0x10000 - 0xe004];
492d60a2099SWang Huan };
493d60a2099SWang Huan #endif	/* __ASM_ARCH_LS102XA_IMMAP_H_ */
494