1 /* 2 * Copyright 2013-2015 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __ARCH_FSL_LSCH2_IMMAP_H__ 8 #define __ARCH_FSL_LSCH2_IMMAP_H__ 9 10 #include <fsl_immap.h> 11 12 #define CONFIG_SYS_IMMR 0x01000000 13 #define CONFIG_SYS_DCSRBAR 0x20000000 14 #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00140000) 15 #define CONFIG_SYS_DCSR_COP_CCP_ADDR (CONFIG_SYS_DCSRBAR + 0x02008040) 16 17 #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) 18 #define CONFIG_SYS_GIC400_ADDR (CONFIG_SYS_IMMR + 0x00400000) 19 #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000) 20 #define SYS_FSL_QSPI_ADDR (CONFIG_SYS_IMMR + 0x00550000) 21 #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000) 22 #define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000) 23 #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 24 #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00ee00b0) 25 #define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000) 26 #define CONFIG_SYS_FSL_BMAN_ADDR (CONFIG_SYS_IMMR + 0x00890000) 27 #define CONFIG_SYS_FSL_QMAN_ADDR (CONFIG_SYS_IMMR + 0x00880000) 28 #define CONFIG_SYS_FSL_FMAN_ADDR (CONFIG_SYS_IMMR + 0x00a00000) 29 #define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000) 30 #define CONFIG_SYS_FSL_DCFG_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 31 #define CONFIG_SYS_FSL_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000) 32 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500) 33 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011c0600) 34 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_IMMR + 0x011d0500) 35 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_IMMR + 0x011d0600) 36 #define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x01f00000) 37 #define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02000000) 38 #define CONFIG_SYS_XHCI_USB3_ADDR (CONFIG_SYS_IMMR + 0x02100000) 39 #define CONFIG_SYS_EHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x07600000) 40 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) 41 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) 42 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000) 43 #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0xe90000) 44 #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0xe80200) 45 46 #define CONFIG_SYS_BMAN_NUM_PORTALS 10 47 #define CONFIG_SYS_BMAN_MEM_BASE 0x508000000 48 #define CONFIG_SYS_BMAN_MEM_PHYS (0xf00000000ull + \ 49 CONFIG_SYS_BMAN_MEM_BASE) 50 #define CONFIG_SYS_BMAN_MEM_SIZE 0x08000000 51 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x10000 52 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x10000 53 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 54 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 55 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 56 CONFIG_SYS_BMAN_CENA_SIZE) 57 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 58 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0x3E80 59 #define CONFIG_SYS_QMAN_NUM_PORTALS 10 60 #define CONFIG_SYS_QMAN_MEM_BASE 0x500000000 61 #define CONFIG_SYS_QMAN_MEM_PHYS (0xf00000000ull + \ 62 CONFIG_SYS_QMAN_MEM_BASE) 63 #define CONFIG_SYS_QMAN_MEM_SIZE 0x08000000 64 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x10000 65 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x10000 66 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 67 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 68 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 69 CONFIG_SYS_QMAN_CENA_SIZE) 70 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 71 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0x3680 72 73 #define CONFIG_SYS_FSL_TIMER_ADDR 0x02b00000 74 75 #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000) 76 #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000) 77 #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000) 78 #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x011b0000) 79 80 #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000) 81 82 #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000) 83 #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000) 84 85 #define GPIO1_BASE_ADDR (CONFIG_SYS_IMMR + 0x1300000) 86 #define GPIO2_BASE_ADDR (CONFIG_SYS_IMMR + 0x1310000) 87 #define GPIO3_BASE_ADDR (CONFIG_SYS_IMMR + 0x1320000) 88 #define GPIO4_BASE_ADDR (CONFIG_SYS_IMMR + 0x1330000) 89 90 #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000) 91 92 #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000) 93 94 #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x4000000000ULL 95 #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x4800000000ULL 96 #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x5000000000ULL 97 /* LUT registers */ 98 #ifdef CONFIG_ARCH_LS1012A 99 #define PCIE_LUT_BASE 0xC0000 100 #else 101 #define PCIE_LUT_BASE 0x10000 102 #endif 103 #define PCIE_LUT_LCTRL0 0x7F8 104 #define PCIE_LUT_DBG 0x7FC 105 106 /* TZ Address Space Controller Definitions */ 107 #define TZASC1_BASE 0x01100000 /* as per CCSR map. */ 108 #define TZASC2_BASE 0x01110000 /* as per CCSR map. */ 109 #define TZASC3_BASE 0x01120000 /* as per CCSR map. */ 110 #define TZASC4_BASE 0x01130000 /* as per CCSR map. */ 111 #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000))) 112 #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004) 113 #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008) 114 #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100) 115 #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104) 116 #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108) 117 #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C) 118 #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110) 119 #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114) 120 121 #define TP_ITYP_AV 0x00000001 /* Initiator available */ 122 #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */ 123 #define TP_ITYP_TYPE_ARM 0x0 124 #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */ 125 #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */ 126 #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */ 127 #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */ 128 #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */ 129 #define TY_ITYP_VER_A7 0x1 130 #define TY_ITYP_VER_A53 0x2 131 #define TY_ITYP_VER_A57 0x3 132 #define TY_ITYP_VER_A72 0x4 133 134 #define TP_CLUSTER_EOC 0xc0000000 /* end of clusters */ 135 #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */ 136 #define TP_INIT_PER_CLUSTER 4 137 138 /* 139 * Define default values for some CCSR macros to make header files cleaner* 140 * 141 * To completely disable CCSR relocation in a board header file, define 142 * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS 143 * to a value that is the same as CONFIG_SYS_CCSRBAR. 144 */ 145 146 #ifdef CONFIG_SYS_CCSRBAR_PHYS 147 #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly. Use \ 148 CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead." 149 #endif 150 151 #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE 152 #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH 153 #undef CONFIG_SYS_CCSRBAR_PHYS_LOW 154 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 155 #endif 156 157 #ifndef CONFIG_SYS_CCSRBAR 158 #define CONFIG_SYS_CCSRBAR 0x01000000 159 #endif 160 161 #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH 162 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 163 #endif 164 165 #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW 166 #define CONFIG_SYS_CCSRBAR_PHYS_LOW 0x01000000 167 #endif 168 169 #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \ 170 CONFIG_SYS_CCSRBAR_PHYS_LOW) 171 172 struct sys_info { 173 unsigned long freq_processor[CONFIG_MAX_CPUS]; 174 /* frequency of platform PLL */ 175 unsigned long freq_systembus; 176 unsigned long freq_ddrbus; 177 unsigned long freq_localbus; 178 unsigned long freq_sdhc; 179 #ifdef CONFIG_SYS_DPAA_FMAN 180 unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; 181 #endif 182 unsigned long freq_qman; 183 }; 184 185 #define CONFIG_SYS_FSL_FM1_OFFSET 0xa00000 186 #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0xa88000 187 #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0xa89000 188 #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0xa8a000 189 #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0xa8b000 190 #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0xa8c000 191 #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0xa8d000 192 193 #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0xae0000 194 #define CONFIG_SYS_FSL_FM1_ADDR \ 195 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET) 196 #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \ 197 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET) 198 199 #define CONFIG_SYS_FSL_SEC_OFFSET 0x700000ull 200 #define CONFIG_SYS_FSL_JR0_OFFSET 0x710000ull 201 #define CONFIG_SYS_FSL_SEC_ADDR \ 202 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) 203 #define CONFIG_SYS_FSL_JR0_ADDR \ 204 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET) 205 206 /* Device Configuration and Pin Control */ 207 #define DCFG_DCSR_PORCR1 0x0 208 209 struct ccsr_gur { 210 u32 porsr1; /* POR status 1 */ 211 #define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK 0xFF800000 212 u32 porsr2; /* POR status 2 */ 213 u8 res_008[0x20-0x8]; 214 u32 gpporcr1; /* General-purpose POR configuration */ 215 u32 gpporcr2; 216 #define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT 25 217 #define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK 0x1F 218 #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT 20 219 #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK 0x1F 220 u32 dcfg_fusesr; /* Fuse status register */ 221 u8 res_02c[0x70-0x2c]; 222 u32 devdisr; /* Device disable control */ 223 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_1 0x80000000 224 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_2 0x40000000 225 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_3 0x20000000 226 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_4 0x10000000 227 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_5 0x08000000 228 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_6 0x04000000 229 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_9 0x00800000 230 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_10 0x00400000 231 #define FSL_CHASSIS2_DEVDISR2_10GEC1_1 0x00800000 232 #define FSL_CHASSIS2_DEVDISR2_10GEC1_2 0x00400000 233 #define FSL_CHASSIS2_DEVDISR2_10GEC1_3 0x80000000 234 #define FSL_CHASSIS2_DEVDISR2_10GEC1_4 0x40000000 235 u32 devdisr2; /* Device disable control 2 */ 236 u32 devdisr3; /* Device disable control 3 */ 237 u32 devdisr4; /* Device disable control 4 */ 238 u32 devdisr5; /* Device disable control 5 */ 239 u32 devdisr6; /* Device disable control 6 */ 240 u32 devdisr7; /* Device disable control 7 */ 241 u8 res_08c[0x94-0x8c]; 242 u32 coredisru; /* uppper portion for support of 64 cores */ 243 u32 coredisrl; /* lower portion for support of 64 cores */ 244 u8 res_09c[0xa0-0x9c]; 245 u32 pvr; /* Processor version */ 246 u32 svr; /* System version */ 247 u32 mvr; /* Manufacturing version */ 248 u8 res_0ac[0xb0-0xac]; 249 u32 rstcr; /* Reset control */ 250 u32 rstrqpblsr; /* Reset request preboot loader status */ 251 u8 res_0b8[0xc0-0xb8]; 252 u32 rstrqmr1; /* Reset request mask */ 253 u8 res_0c4[0xc8-0xc4]; 254 u32 rstrqsr1; /* Reset request status */ 255 u8 res_0cc[0xd4-0xcc]; 256 u32 rstrqwdtmrl; /* Reset request WDT mask */ 257 u8 res_0d8[0xdc-0xd8]; 258 u32 rstrqwdtsrl; /* Reset request WDT status */ 259 u8 res_0e0[0xe4-0xe0]; 260 u32 brrl; /* Boot release */ 261 u8 res_0e8[0x100-0xe8]; 262 u32 rcwsr[16]; /* Reset control word status */ 263 #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT 25 264 #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK 0x1f 265 #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT 16 266 #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK 0x3f 267 #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK 0xffff0000 268 #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT 16 269 #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK 0x0000ffff 270 #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT 0 271 #define RCW_SB_EN_REG_INDEX 7 272 #define RCW_SB_EN_MASK 0x00200000 273 274 u8 res_140[0x200-0x140]; 275 u32 scratchrw[4]; /* Scratch Read/Write */ 276 u8 res_210[0x300-0x210]; 277 u32 scratchw1r[4]; /* Scratch Read (Write once) */ 278 u8 res_310[0x400-0x310]; 279 u32 crstsr[12]; 280 u8 res_430[0x500-0x430]; 281 282 /* PCI Express n Logical I/O Device Number register */ 283 u32 dcfg_ccsr_pex1liodnr; 284 u32 dcfg_ccsr_pex2liodnr; 285 u32 dcfg_ccsr_pex3liodnr; 286 u32 dcfg_ccsr_pex4liodnr; 287 /* RIO n Logical I/O Device Number register */ 288 u32 dcfg_ccsr_rio1liodnr; 289 u32 dcfg_ccsr_rio2liodnr; 290 u32 dcfg_ccsr_rio3liodnr; 291 u32 dcfg_ccsr_rio4liodnr; 292 /* USB Logical I/O Device Number register */ 293 u32 dcfg_ccsr_usb1liodnr; 294 u32 dcfg_ccsr_usb2liodnr; 295 u32 dcfg_ccsr_usb3liodnr; 296 u32 dcfg_ccsr_usb4liodnr; 297 /* SD/MMC Logical I/O Device Number register */ 298 u32 dcfg_ccsr_sdmmc1liodnr; 299 u32 dcfg_ccsr_sdmmc2liodnr; 300 u32 dcfg_ccsr_sdmmc3liodnr; 301 u32 dcfg_ccsr_sdmmc4liodnr; 302 /* RIO Message Unit Logical I/O Device Number register */ 303 u32 dcfg_ccsr_riomaintliodnr; 304 305 u8 res_544[0x550-0x544]; 306 u32 sataliodnr[4]; 307 u8 res_560[0x570-0x560]; 308 309 u32 dcfg_ccsr_misc1liodnr; 310 u32 dcfg_ccsr_misc2liodnr; 311 u32 dcfg_ccsr_misc3liodnr; 312 u32 dcfg_ccsr_misc4liodnr; 313 u32 dcfg_ccsr_dma1liodnr; 314 u32 dcfg_ccsr_dma2liodnr; 315 u32 dcfg_ccsr_dma3liodnr; 316 u32 dcfg_ccsr_dma4liodnr; 317 u32 dcfg_ccsr_spare1liodnr; 318 u32 dcfg_ccsr_spare2liodnr; 319 u32 dcfg_ccsr_spare3liodnr; 320 u32 dcfg_ccsr_spare4liodnr; 321 u8 res_5a0[0x600-0x5a0]; 322 u32 dcfg_ccsr_pblsr; 323 324 u32 pamubypenr; 325 u32 dmacr1; 326 327 u8 res_60c[0x610-0x60c]; 328 u32 dcfg_ccsr_gensr1; 329 u32 dcfg_ccsr_gensr2; 330 u32 dcfg_ccsr_gensr3; 331 u32 dcfg_ccsr_gensr4; 332 u32 dcfg_ccsr_gencr1; 333 u32 dcfg_ccsr_gencr2; 334 u32 dcfg_ccsr_gencr3; 335 u32 dcfg_ccsr_gencr4; 336 u32 dcfg_ccsr_gencr5; 337 u32 dcfg_ccsr_gencr6; 338 u32 dcfg_ccsr_gencr7; 339 u8 res_63c[0x658-0x63c]; 340 u32 dcfg_ccsr_cgensr1; 341 u32 dcfg_ccsr_cgensr0; 342 u8 res_660[0x678-0x660]; 343 u32 dcfg_ccsr_cgencr1; 344 345 u32 dcfg_ccsr_cgencr0; 346 u8 res_680[0x700-0x680]; 347 u32 dcfg_ccsr_sriopstecr; 348 u32 dcfg_ccsr_dcsrcr; 349 350 u8 res_708[0x740-0x708]; /* add more registers when needed */ 351 u32 tp_ityp[64]; /* Topology Initiator Type Register */ 352 struct { 353 u32 upper; 354 u32 lower; 355 } tp_cluster[16]; 356 u8 res_8c0[0xa00-0x8c0]; /* add more registers when needed */ 357 u32 dcfg_ccsr_qmbm_warmrst; 358 u8 res_a04[0xa20-0xa04]; /* add more registers when needed */ 359 u32 dcfg_ccsr_reserved0; 360 u32 dcfg_ccsr_reserved1; 361 }; 362 363 #define SCFG_QSPI_CLKSEL 0x40100000 364 #define SCFG_USBDRVVBUS_SELCR_USB1 0x00000000 365 #define SCFG_USBDRVVBUS_SELCR_USB2 0x00000001 366 #define SCFG_USBDRVVBUS_SELCR_USB3 0x00000002 367 #define SCFG_USBPWRFAULT_INACTIVE 0x00000000 368 #define SCFG_USBPWRFAULT_SHARED 0x00000001 369 #define SCFG_USBPWRFAULT_DEDICATED 0x00000002 370 #define SCFG_USBPWRFAULT_USB3_SHIFT 4 371 #define SCFG_USBPWRFAULT_USB2_SHIFT 2 372 #define SCFG_USBPWRFAULT_USB1_SHIFT 0 373 374 #define SCFG_BASE 0x01570000 375 #define SCFG_USB3PRM1CR_USB1 0x070 376 #define SCFG_USB3PRM2CR_USB1 0x074 377 #define SCFG_USB3PRM1CR_USB2 0x07C 378 #define SCFG_USB3PRM2CR_USB2 0x080 379 #define SCFG_USB3PRM1CR_USB3 0x088 380 #define SCFG_USB3PRM2CR_USB3 0x08c 381 #define SCFG_USB_TXVREFTUNE 0x9 382 #define SCFG_USB_SQRXTUNE_MASK 0x7 383 #define SCFG_USB_PCSTXSWINGFULL 0x47 384 #define SCFG_USB_PHY1 0x084F0000 385 #define SCFG_USB_PHY2 0x08500000 386 #define SCFG_USB_PHY3 0x08510000 387 #define SCFG_USB_PHY_RX_OVRD_IN_HI 0x200c 388 #define USB_PHY_RX_EQ_VAL_1 0x0000 389 #define USB_PHY_RX_EQ_VAL_2 0x0080 390 #define USB_PHY_RX_EQ_VAL_3 0x0380 391 #define USB_PHY_RX_EQ_VAL_4 0x0b80 392 393 #define SCFG_SNPCNFGCR_SECRDSNP 0x80000000 394 #define SCFG_SNPCNFGCR_SECWRSNP 0x40000000 395 #define SCFG_SNPCNFGCR_SATARDSNP 0x00800000 396 #define SCFG_SNPCNFGCR_SATAWRSNP 0x00400000 397 398 /* Supplemental Configuration Unit */ 399 struct ccsr_scfg { 400 u8 res_000[0x100-0x000]; 401 u32 usb2_icid; 402 u32 usb3_icid; 403 u8 res_108[0x114-0x108]; 404 u32 dma_icid; 405 u32 sata_icid; 406 u32 usb1_icid; 407 u32 qe_icid; 408 u32 sdhc_icid; 409 u32 edma_icid; 410 u32 etr_icid; 411 u32 core_sft_rst[4]; 412 u8 res_140[0x158-0x140]; 413 u32 altcbar; 414 u32 qspi_cfg; 415 u8 res_160[0x180-0x160]; 416 u32 dmamcr; 417 u8 res_184[0x188-0x184]; 418 u32 gic_align; 419 u32 debug_icid; 420 u8 res_190[0x1a4-0x190]; 421 u32 snpcnfgcr; 422 u8 res_1a8[0x1ac-0x1a8]; 423 u32 intpcr; 424 u8 res_1b0[0x204-0x1b0]; 425 u32 coresrencr; 426 u8 res_208[0x220-0x208]; 427 u32 rvbar0_0; 428 u32 rvbar0_1; 429 u32 rvbar1_0; 430 u32 rvbar1_1; 431 u32 rvbar2_0; 432 u32 rvbar2_1; 433 u32 rvbar3_0; 434 u32 rvbar3_1; 435 u32 lpmcsr; 436 u8 res_244[0x400-0x244]; 437 u32 qspidqscr; 438 u32 ecgtxcmcr; 439 u32 sdhciovselcr; 440 u32 rcwpmuxcr0; 441 u32 usbdrvvbus_selcr; 442 u32 usbpwrfault_selcr; 443 u32 usb_refclk_selcr1; 444 u32 usb_refclk_selcr2; 445 u32 usb_refclk_selcr3; 446 u8 res_424[0x600-0x424]; 447 u32 scratchrw[4]; 448 u8 res_610[0x680-0x610]; 449 u32 corebcr; 450 u8 res_684[0x1000-0x684]; 451 u32 pex1msiir; 452 u32 pex1msir; 453 u8 res_1008[0x2000-0x1008]; 454 u32 pex2; 455 u32 pex2msir; 456 u8 res_2008[0x3000-0x2008]; 457 u32 pex3msiir; 458 u32 pex3msir; 459 }; 460 461 /* Clocking */ 462 struct ccsr_clk { 463 struct { 464 u32 clkcncsr; /* core cluster n clock control status */ 465 u8 res_004[0x0c]; 466 u32 clkcghwacsr; /* Clock generator n hardware accelerator */ 467 u8 res_014[0x0c]; 468 } clkcsr[4]; 469 u8 res_040[0x780]; /* 0x100 */ 470 struct { 471 u32 pllcngsr; 472 u8 res_804[0x1c]; 473 } pllcgsr[2]; 474 u8 res_840[0x1c0]; 475 u32 clkpcsr; /* 0xa00 Platform clock domain control/status */ 476 u8 res_a04[0x1fc]; 477 u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 478 u8 res_c04[0x1c]; 479 u32 plldgsr; /* 0xc20 DDR PLL General Status */ 480 u8 res_c24[0x3dc]; 481 }; 482 483 /* System Counter */ 484 struct sctr_regs { 485 u32 cntcr; 486 u32 cntsr; 487 u32 cntcv1; 488 u32 cntcv2; 489 u32 resv1[4]; 490 u32 cntfid0; 491 u32 cntfid1; 492 u32 resv2[1002]; 493 u32 counterid[12]; 494 }; 495 496 #define SRDS_MAX_LANES 4 497 struct ccsr_serdes { 498 struct { 499 u32 rstctl; /* Reset Control Register */ 500 #define SRDS_RSTCTL_RST 0x80000000 501 #define SRDS_RSTCTL_RSTDONE 0x40000000 502 #define SRDS_RSTCTL_RSTERR 0x20000000 503 #define SRDS_RSTCTL_SWRST 0x10000000 504 #define SRDS_RSTCTL_SDEN 0x00000020 505 #define SRDS_RSTCTL_SDRST_B 0x00000040 506 #define SRDS_RSTCTL_PLLRST_B 0x00000080 507 u32 pllcr0; /* PLL Control Register 0 */ 508 #define SRDS_PLLCR0_POFF 0x80000000 509 #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 510 #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 511 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 512 #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 513 #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 514 #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 515 #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 516 #define SRDS_PLLCR0_PLL_LCK 0x00800000 517 #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 518 #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 519 #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 520 #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 521 #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 522 #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000 523 #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000 524 u32 pllcr1; /* PLL Control Register 1 */ 525 #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 526 u32 res_0c; /* 0x00c */ 527 u32 pllcr3; 528 u32 pllcr4; 529 u32 pllcr5; /* 0x018 SerDes PLL1 Control 5 */ 530 u8 res_1c[0x20-0x1c]; 531 } bank[2]; 532 u8 res_40[0x90-0x40]; 533 u32 srdstcalcr; /* 0x90 TX Calibration Control */ 534 u8 res_94[0xa0-0x94]; 535 u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 536 u8 res_a4[0xb0-0xa4]; 537 u32 srdsgr0; /* 0xb0 General Register 0 */ 538 u8 res_b4[0x100-0xb4]; 539 struct { 540 u32 lnpssr0; /* 0x100, 0x120, 0x140, 0x160 */ 541 u8 res_104[0x120-0x104]; 542 } lnpssr[4]; /* Lane A, B, C, D */ 543 u8 res_180[0x200-0x180]; 544 u32 srdspccr0; /* 0x200 Protocol Configuration 0 */ 545 u32 srdspccr1; /* 0x204 Protocol Configuration 1 */ 546 u32 srdspccr2; /* 0x208 Protocol Configuration 2 */ 547 u32 srdspccr3; /* 0x20c Protocol Configuration 3 */ 548 u32 srdspccr4; /* 0x210 Protocol Configuration 4 */ 549 u32 srdspccr5; /* 0x214 Protocol Configuration 5 */ 550 u32 srdspccr6; /* 0x218 Protocol Configuration 6 */ 551 u32 srdspccr7; /* 0x21c Protocol Configuration 7 */ 552 u32 srdspccr8; /* 0x220 Protocol Configuration 8 */ 553 u32 srdspccr9; /* 0x224 Protocol Configuration 9 */ 554 u32 srdspccra; /* 0x228 Protocol Configuration A */ 555 u32 srdspccrb; /* 0x22c Protocol Configuration B */ 556 u8 res_230[0x800-0x230]; 557 struct { 558 u32 gcr0; /* 0x800 General Control Register 0 */ 559 u32 gcr1; /* 0x804 General Control Register 1 */ 560 u32 gcr2; /* 0x808 General Control Register 2 */ 561 u32 sscr0; 562 u32 recr0; /* 0x810 Receive Equalization Control */ 563 u32 recr1; 564 u32 tecr0; /* 0x818 Transmit Equalization Control */ 565 u32 sscr1; 566 u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 567 u8 res_824[0x83c-0x824]; 568 u32 tcsr3; 569 } lane[4]; /* Lane A, B, C, D */ 570 u8 res_900[0x1000-0x900]; /* from 0x900 to 0xfff */ 571 struct { 572 u32 srdspexcr0; /* 0x1000, 0x1040, 0x1080 */ 573 u8 res_1004[0x1040-0x1004]; 574 } pcie[3]; 575 u8 res_10c0[0x1800-0x10c0]; 576 struct { 577 u8 res_1800[0x1804-0x1800]; 578 u32 srdssgmiicr1; /* 0x1804 SGMII Protocol Control 1 */ 579 u8 res_1808[0x180c-0x1808]; 580 u32 srdssgmiicr3; /* 0x180c SGMII Protocol Control 3 */ 581 } sgmii[4]; /* Lane A, B, C, D */ 582 u8 res_1840[0x1880-0x1840]; 583 struct { 584 u8 res_1880[0x1884-0x1880]; 585 u32 srdsqsgmiicr1; /* 0x1884 QSGMII Protocol Control 1 */ 586 u8 res_1888[0x188c-0x1888]; 587 u32 srdsqsgmiicr3; /* 0x188c QSGMII Protocol Control 3 */ 588 } qsgmii[2]; /* Lane A, B */ 589 u8 res_18a0[0x1980-0x18a0]; 590 struct { 591 u8 res_1980[0x1984-0x1980]; 592 u32 srdsxficr1; /* 0x1984 XFI Protocol Control 1 */ 593 u8 res_1988[0x198c-0x1988]; 594 u32 srdsxficr3; /* 0x198c XFI Protocol Control 3 */ 595 } xfi[2]; /* Lane A, B */ 596 u8 res_19a0[0x2000-0x19a0]; /* from 0x19a0 to 0x1fff */ 597 }; 598 599 struct ccsr_gpio { 600 u32 gpdir; 601 u32 gpodr; 602 u32 gpdat; 603 u32 gpier; 604 u32 gpimr; 605 u32 gpicr; 606 u32 gpibe; 607 }; 608 609 /* MMU 500 */ 610 #define SMMU_SCR0 (SMMU_BASE + 0x0) 611 #define SMMU_SCR1 (SMMU_BASE + 0x4) 612 #define SMMU_SCR2 (SMMU_BASE + 0x8) 613 #define SMMU_SACR (SMMU_BASE + 0x10) 614 #define SMMU_IDR0 (SMMU_BASE + 0x20) 615 #define SMMU_IDR1 (SMMU_BASE + 0x24) 616 617 #define SMMU_NSCR0 (SMMU_BASE + 0x400) 618 #define SMMU_NSCR2 (SMMU_BASE + 0x408) 619 #define SMMU_NSACR (SMMU_BASE + 0x410) 620 621 #define SCR0_CLIENTPD_MASK 0x00000001 622 #define SCR0_USFCFG_MASK 0x00000400 623 624 uint get_svr(void); 625 626 #endif /* __ARCH_FSL_LSCH2_IMMAP_H__*/ 627