1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright (c) 2016 Google, Inc 4 */ 5 #ifndef _ASM_ARCH_SCU_AST2500_H 6 #define _ASM_ARCH_SCU_AST2500_H 7 8 #define SCU_UNLOCK_VALUE 0x1688a8a8 9 10 #define SCU_HWSTRAP_VGAMEM_SHIFT 2 11 #define SCU_HWSTRAP_VGAMEM_MASK (3 << SCU_HWSTRAP_VGAMEM_SHIFT) 12 #define SCU_HWSTRAP_MAC1_RGMII (1 << 6) 13 #define SCU_HWSTRAP_MAC2_RGMII (1 << 7) 14 #define SCU_HWSTRAP_AXIAHB_DIV_SHIFT 9 15 #define SCU_HWSTRAP_AXIAHB_DIV_MASK (7 << SCU_HWSTRAP_AXIAHB_DIV_SHIFT) 16 #define SCU_HWSTRAP_DDR4 (1 << 24) 17 #define SCU_HWSTRAP_CLKIN_25MHZ (1 << 23) 18 19 #define SCU_MPLL_DENUM_SHIFT 0 20 #define SCU_MPLL_DENUM_MASK 0x1f 21 #define SCU_MPLL_NUM_SHIFT 5 22 #define SCU_MPLL_NUM_MASK (0xff << SCU_MPLL_NUM_SHIFT) 23 #define SCU_MPLL_POST_SHIFT 13 24 #define SCU_MPLL_POST_MASK (0x3f << SCU_MPLL_POST_SHIFT) 25 #define SCU_PCLK_DIV_SHIFT 23 26 #define SCU_PCLK_DIV_MASK (7 << SCU_PCLK_DIV_SHIFT) 27 #define SCU_HPLL_DENUM_SHIFT 0 28 #define SCU_HPLL_DENUM_MASK 0x1f 29 #define SCU_HPLL_NUM_SHIFT 5 30 #define SCU_HPLL_NUM_MASK (0xff << SCU_HPLL_NUM_SHIFT) 31 #define SCU_HPLL_POST_SHIFT 13 32 #define SCU_HPLL_POST_MASK (0x3f << SCU_HPLL_POST_SHIFT) 33 34 #define SCU_MACCLK_SHIFT 16 35 #define SCU_MACCLK_MASK (7 << SCU_MACCLK_SHIFT) 36 37 #define SCU_MISC2_RGMII_HPLL (1 << 23) 38 #define SCU_MISC2_RGMII_CLKDIV_SHIFT 20 39 #define SCU_MISC2_RGMII_CLKDIV_MASK (3 << SCU_MISC2_RGMII_CLKDIV_SHIFT) 40 #define SCU_MISC2_RMII_MPLL (1 << 19) 41 #define SCU_MISC2_RMII_CLKDIV_SHIFT 16 42 #define SCU_MISC2_RMII_CLKDIV_MASK (3 << SCU_MISC2_RMII_CLKDIV_SHIFT) 43 #define SCU_MISC2_UARTCLK_SHIFT 24 44 45 #define SCU_MISC_D2PLL_OFF (1 << 4) 46 #define SCU_MISC_UARTCLK_DIV13 (1 << 12) 47 #define SCU_MISC_GCRT_USB20CLK (1 << 21) 48 49 #define SCU_MICDS_MAC1RGMII_TXDLY_SHIFT 0 50 #define SCU_MICDS_MAC1RGMII_TXDLY_MASK (0x3f\ 51 << SCU_MICDS_MAC1RGMII_TXDLY_SHIFT) 52 #define SCU_MICDS_MAC2RGMII_TXDLY_SHIFT 6 53 #define SCU_MICDS_MAC2RGMII_TXDLY_MASK (0x3f\ 54 << SCU_MICDS_MAC2RGMII_TXDLY_SHIFT) 55 #define SCU_MICDS_MAC1RMII_RDLY_SHIFT 12 56 #define SCU_MICDS_MAC1RMII_RDLY_MASK (0x3f << SCU_MICDS_MAC1RMII_RDLY_SHIFT) 57 #define SCU_MICDS_MAC2RMII_RDLY_SHIFT 18 58 #define SCU_MICDS_MAC2RMII_RDLY_MASK (0x3f << SCU_MICDS_MAC2RMII_RDLY_SHIFT) 59 #define SCU_MICDS_MAC1RMII_TXFALL (1 << 24) 60 #define SCU_MICDS_MAC2RMII_TXFALL (1 << 25) 61 #define SCU_MICDS_RMII1_RCLKEN (1 << 29) 62 #define SCU_MICDS_RMII2_RCLKEN (1 << 30) 63 #define SCU_MICDS_RGMIIPLL (1 << 31) 64 65 66 67 /* Bits 16-27 in the register control pin functions for I2C devices 3-14 */ 68 #define SCU_PINMUX_CTRL5_I2C (1 << 16) 69 70 /* 71 * The values are grouped by function, not by register. 72 * They are actually scattered across multiple loosely related registers. 73 */ 74 #define SCU_PIN_FUN_MAC1_MDC (1 << 30) 75 #define SCU_PIN_FUN_MAC1_MDIO (1 << 31) 76 #define SCU_PIN_FUN_MAC1_PHY_LINK (1 << 0) 77 #define SCU_PIN_FUN_MAC2_MDIO (1 << 2) 78 #define SCU_PIN_FUN_MAC2_PHY_LINK (1 << 1) 79 #define SCU_PIN_FUN_SCL1 (1 << 12) 80 #define SCU_PIN_FUN_SCL2 (1 << 14) 81 #define SCU_PIN_FUN_SDA1 (1 << 13) 82 #define SCU_PIN_FUN_SDA2 (1 << 15) 83 84 #define SCU_D2PLL_EXT1_OFF (1 << 0) 85 #define SCU_D2PLL_EXT1_BYPASS (1 << 1) 86 #define SCU_D2PLL_EXT1_RESET (1 << 2) 87 #define SCU_D2PLL_EXT1_MODE_SHIFT 3 88 #define SCU_D2PLL_EXT1_MODE_MASK (3 << SCU_D2PLL_EXT1_MODE_SHIFT) 89 #define SCU_D2PLL_EXT1_PARAM_SHIFT 5 90 #define SCU_D2PLL_EXT1_PARAM_MASK (0x1ff << SCU_D2PLL_EXT1_PARAM_SHIFT) 91 92 #define SCU_D2PLL_NUM_SHIFT 0 93 #define SCU_D2PLL_NUM_MASK (0xff << SCU_D2PLL_NUM_SHIFT) 94 #define SCU_D2PLL_DENUM_SHIFT 8 95 #define SCU_D2PLL_DENUM_MASK (0x1f << SCU_D2PLL_DENUM_SHIFT) 96 #define SCU_D2PLL_POST_SHIFT 13 97 #define SCU_D2PLL_POST_MASK (0x3f << SCU_D2PLL_POST_SHIFT) 98 #define SCU_D2PLL_ODIV_SHIFT 19 99 #define SCU_D2PLL_ODIV_MASK (7 << SCU_D2PLL_ODIV_SHIFT) 100 #define SCU_D2PLL_SIC_SHIFT 22 101 #define SCU_D2PLL_SIC_MASK (0x1f << SCU_D2PLL_SIC_SHIFT) 102 #define SCU_D2PLL_SIP_SHIFT 27 103 #define SCU_D2PLL_SIP_MASK (0x1f << SCU_D2PLL_SIP_SHIFT) 104 105 #define SCU_CLKDUTY_DCLK_SHIFT 0 106 #define SCU_CLKDUTY_DCLK_MASK (0x3f << SCU_CLKDUTY_DCLK_SHIFT) 107 #define SCU_CLKDUTY_RGMII1TXCK_SHIFT 8 108 #define SCU_CLKDUTY_RGMII1TXCK_MASK (0x7f << SCU_CLKDUTY_RGMII1TXCK_SHIFT) 109 #define SCU_CLKDUTY_RGMII2TXCK_SHIFT 16 110 #define SCU_CLKDUTY_RGMII2TXCK_MASK (0x7f << SCU_CLKDUTY_RGMII2TXCK_SHIFT) 111 112 #ifndef __ASSEMBLY__ 113 114 struct ast2500_clk_priv { 115 struct ast2500_scu *scu; 116 }; 117 118 struct ast2500_scu { 119 u32 protection_key; 120 u32 sysreset_ctrl1; 121 u32 clk_sel1; 122 u32 clk_stop_ctrl1; 123 u32 freq_counter_ctrl; 124 u32 freq_counter_cmp; 125 u32 intr_ctrl; 126 u32 d2_pll_param; 127 u32 m_pll_param; 128 u32 h_pll_param; 129 u32 d_pll_param; 130 u32 misc_ctrl1; 131 u32 pci_config[3]; 132 u32 sysreset_status; 133 u32 vga_handshake[2]; 134 u32 mac_clk_delay; 135 u32 misc_ctrl2; 136 u32 vga_scratch[8]; 137 u32 hwstrap; 138 u32 rng_ctrl; 139 u32 rng_data; 140 u32 rev_id; 141 u32 pinmux_ctrl[6]; 142 u32 reserved0; 143 u32 extrst_sel; 144 u32 pinmux_ctrl1[4]; 145 u32 reserved1[2]; 146 u32 mac_clk_delay_100M; 147 u32 mac_clk_delay_10M; 148 u32 wakeup_enable; 149 u32 wakeup_control; 150 u32 reserved2[3]; 151 u32 sysreset_ctrl2; 152 u32 clk_sel2; 153 u32 clk_stop_ctrl2; 154 u32 freerun_counter; 155 u32 freerun_counter_ext; 156 u32 clk_duty_meas_ctrl; 157 u32 clk_duty_meas_res; 158 u32 reserved3[4]; 159 /* The next registers are not key-protected */ 160 struct ast2500_cpu2 { 161 u32 ctrl; 162 u32 base_addr[9]; 163 u32 cache_ctrl; 164 } cpu2; 165 u32 reserved4; 166 u32 d_pll_ext_param[3]; 167 u32 d2_pll_ext_param[3]; 168 u32 mh_pll_ext_param; 169 u32 reserved5; 170 u32 chip_id[2]; 171 u32 reserved6[2]; 172 u32 uart_clk_ctrl; 173 u32 reserved7[7]; 174 u32 pcie_config; 175 u32 mmio_decode; 176 u32 reloc_ctrl_decode[2]; 177 u32 mailbox_addr; 178 u32 shared_sram_decode[2]; 179 u32 bmc_rev_id; 180 u32 reserved8; 181 u32 bmc_device_id; 182 u32 reserved9[13]; 183 u32 clk_duty_sel; 184 }; 185 186 /** 187 * ast_get_clk() - get a pointer to Clock Driver 188 * 189 * @devp, OUT - pointer to Clock Driver 190 * @return zero on success, error code (< 0) otherwise. 191 */ 192 int ast_get_clk(struct udevice **devp); 193 194 /** 195 * ast_get_scu() - get a pointer to SCU registers 196 * 197 * @return pointer to struct ast2500_scu on success, ERR_PTR otherwise 198 */ 199 void *ast_get_scu(void); 200 201 #endif /* __ASSEMBLY__ */ 202 203 #endif /* _ASM_ARCH_SCU_AST2500_H */ 204