xref: /openbmc/u-boot/arch/arm/dts/zynq-7000.dtsi (revision 83bf0057)
1/*
2 * Xilinx Zynq 7000 DTSI
3 * Describes the hardware common to all Zynq 7000-based boards.
4 *
5 *  Copyright (C) 2011 - 2015 Xilinx
6 *
7 * SPDX-License-Identifier:	GPL-2.0+
8 */
9/include/ "skeleton.dtsi"
10
11/ {
12	compatible = "xlnx,zynq-7000";
13
14	cpus {
15		#address-cells = <1>;
16		#size-cells = <0>;
17
18		cpu@0 {
19			compatible = "arm,cortex-a9";
20			device_type = "cpu";
21			reg = <0>;
22			clocks = <&clkc 3>;
23			clock-latency = <1000>;
24			cpu0-supply = <&regulator_vccpint>;
25			operating-points = <
26				/* kHz    uV */
27				666667  1000000
28				333334  1000000
29			>;
30		};
31
32		cpu@1 {
33			compatible = "arm,cortex-a9";
34			device_type = "cpu";
35			reg = <1>;
36			clocks = <&clkc 3>;
37		};
38	};
39
40	pmu {
41		compatible = "arm,cortex-a9-pmu";
42		interrupts = <0 5 4>, <0 6 4>;
43		interrupt-parent = <&intc>;
44		reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
45	};
46
47	regulator_vccpint: fixedregulator@0 {
48		compatible = "regulator-fixed";
49		regulator-name = "VCCPINT";
50		regulator-min-microvolt = <1000000>;
51		regulator-max-microvolt = <1000000>;
52		regulator-boot-on;
53		regulator-always-on;
54	};
55
56	amba: amba {
57		compatible = "simple-bus";
58		#address-cells = <1>;
59		#size-cells = <1>;
60		interrupt-parent = <&intc>;
61		ranges;
62
63		adc: adc@f8007100 {
64			compatible = "xlnx,zynq-xadc-1.00.a";
65			reg = <0xf8007100 0x20>;
66			interrupts = <0 7 4>;
67			interrupt-parent = <&intc>;
68			clocks = <&clkc 12>;
69		};
70
71		can0: can@e0008000 {
72			compatible = "xlnx,zynq-can-1.0";
73			status = "disabled";
74			clocks = <&clkc 19>, <&clkc 36>;
75			clock-names = "can_clk", "pclk";
76			reg = <0xe0008000 0x1000>;
77			interrupts = <0 28 4>;
78			interrupt-parent = <&intc>;
79			tx-fifo-depth = <0x40>;
80			rx-fifo-depth = <0x40>;
81		};
82
83		can1: can@e0009000 {
84			compatible = "xlnx,zynq-can-1.0";
85			status = "disabled";
86			clocks = <&clkc 20>, <&clkc 37>;
87			clock-names = "can_clk", "pclk";
88			reg = <0xe0009000 0x1000>;
89			interrupts = <0 51 4>;
90			interrupt-parent = <&intc>;
91			tx-fifo-depth = <0x40>;
92			rx-fifo-depth = <0x40>;
93		};
94
95		gpio0: gpio@e000a000 {
96			compatible = "xlnx,zynq-gpio-1.0";
97			#gpio-cells = <2>;
98			clocks = <&clkc 42>;
99			gpio-controller;
100			interrupt-parent = <&intc>;
101			interrupts = <0 20 4>;
102			reg = <0xe000a000 0x1000>;
103		};
104
105		i2c0: i2c@e0004000 {
106			compatible = "cdns,i2c-r1p10";
107			status = "disabled";
108			clocks = <&clkc 38>;
109			interrupt-parent = <&intc>;
110			interrupts = <0 25 4>;
111			reg = <0xe0004000 0x1000>;
112			#address-cells = <1>;
113			#size-cells = <0>;
114		};
115
116		i2c1: i2c@e0005000 {
117			compatible = "cdns,i2c-r1p10";
118			status = "disabled";
119			clocks = <&clkc 39>;
120			interrupt-parent = <&intc>;
121			interrupts = <0 48 4>;
122			reg = <0xe0005000 0x1000>;
123			#address-cells = <1>;
124			#size-cells = <0>;
125		};
126
127		intc: interrupt-controller@f8f01000 {
128			compatible = "arm,cortex-a9-gic";
129			#interrupt-cells = <3>;
130			interrupt-controller;
131			reg = <0xF8F01000 0x1000>,
132			      <0xF8F00100 0x100>;
133		};
134
135		L2: cache-controller@f8f02000 {
136			compatible = "arm,pl310-cache";
137			reg = <0xF8F02000 0x1000>;
138			interrupts = <0 2 4>;
139			arm,data-latency = <3 2 2>;
140			arm,tag-latency = <2 2 2>;
141			cache-unified;
142			cache-level = <2>;
143		};
144
145		mc: memory-controller@f8006000 {
146			compatible = "xlnx,zynq-ddrc-a05";
147			reg = <0xf8006000 0x1000>;
148		};
149
150		uart0: serial@e0000000 {
151			compatible = "xlnx,xuartps", "cdns,uart-r1p8";
152			status = "disabled";
153			clocks = <&clkc 23>, <&clkc 40>;
154			clock-names = "uart_clk", "pclk";
155			reg = <0xE0000000 0x1000>;
156			interrupts = <0 27 4>;
157		};
158
159		uart1: serial@e0001000 {
160			compatible = "xlnx,xuartps", "cdns,uart-r1p8";
161			status = "disabled";
162			clocks = <&clkc 24>, <&clkc 41>;
163			clock-names = "uart_clk", "pclk";
164			reg = <0xE0001000 0x1000>;
165			interrupts = <0 50 4>;
166		};
167
168		spi0: spi@e0006000 {
169			compatible = "xlnx,zynq-spi-r1p6";
170			reg = <0xe0006000 0x1000>;
171			status = "disabled";
172			interrupt-parent = <&intc>;
173			interrupts = <0 26 4>;
174			clocks = <&clkc 25>, <&clkc 34>;
175			clock-names = "ref_clk", "pclk";
176			spi-max-frequency = <166666700>;
177			#address-cells = <1>;
178			#size-cells = <0>;
179		};
180
181		spi1: spi@e0007000 {
182			compatible = "xlnx,zynq-spi-r1p6";
183			reg = <0xe0007000 0x1000>;
184			status = "disabled";
185			interrupt-parent = <&intc>;
186			interrupts = <0 49 4>;
187			clocks = <&clkc 26>, <&clkc 35>;
188			clock-names = "ref_clk", "pclk";
189			spi-max-frequency = <166666700>;
190			#address-cells = <1>;
191			#size-cells = <0>;
192		};
193
194		qspi: spi@e000d000 {
195			clock-names = "ref_clk", "pclk";
196			clocks = <&clkc 10>, <&clkc 43>;
197			compatible = "xlnx,zynq-qspi-1.0";
198			status = "disabled";
199			interrupt-parent = <&intc>;
200			interrupts = <0 19 4>;
201			reg = <0xe000d000 0x1000>;
202			#address-cells = <1>;
203			#size-cells = <0>;
204		};
205
206		gem0: ethernet@e000b000 {
207			compatible = "cdns,zynq-gem", "cdns,gem";
208			reg = <0xe000b000 0x1000>;
209			status = "disabled";
210			interrupts = <0 22 4>;
211			clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
212			clock-names = "pclk", "hclk", "tx_clk";
213			#address-cells = <1>;
214			#size-cells = <0>;
215		};
216
217		gem1: ethernet@e000c000 {
218			compatible = "cdns,zynq-gem", "cdns,gem";
219			reg = <0xe000c000 0x1000>;
220			status = "disabled";
221			interrupts = <0 45 4>;
222			clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
223			clock-names = "pclk", "hclk", "tx_clk";
224			#address-cells = <1>;
225			#size-cells = <0>;
226		};
227
228		sdhci0: sdhci@e0100000 {
229			compatible = "arasan,sdhci-8.9a";
230			status = "disabled";
231			clock-names = "clk_xin", "clk_ahb";
232			clocks = <&clkc 21>, <&clkc 32>;
233			interrupt-parent = <&intc>;
234			interrupts = <0 24 4>;
235			reg = <0xe0100000 0x1000>;
236		} ;
237
238		sdhci1: sdhci@e0101000 {
239			compatible = "arasan,sdhci-8.9a";
240			status = "disabled";
241			clock-names = "clk_xin", "clk_ahb";
242			clocks = <&clkc 22>, <&clkc 33>;
243			interrupt-parent = <&intc>;
244			interrupts = <0 47 4>;
245			reg = <0xe0101000 0x1000>;
246		} ;
247
248		slcr: slcr@f8000000 {
249			#address-cells = <1>;
250			#size-cells = <1>;
251			compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
252			reg = <0xF8000000 0x1000>;
253			ranges;
254			clkc: clkc@100 {
255				#clock-cells = <1>;
256				compatible = "xlnx,ps7-clkc";
257				fclk-enable = <0>;
258				clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
259						"cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
260						"dci", "lqspi", "smc", "pcap", "gem0", "gem1",
261						"fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
262						"sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
263						"dma", "usb0_aper", "usb1_aper", "gem0_aper",
264						"gem1_aper", "sdio0_aper", "sdio1_aper",
265						"spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
266						"i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
267						"gpio_aper", "lqspi_aper", "smc_aper", "swdt",
268						"dbg_trc", "dbg_apb";
269				reg = <0x100 0x100>;
270			};
271
272			pinctrl0: pinctrl@700 {
273				compatible = "xlnx,pinctrl-zynq";
274				reg = <0x700 0x200>;
275				syscon = <&slcr>;
276			};
277		};
278
279		dmac_s: dmac@f8003000 {
280			compatible = "arm,pl330", "arm,primecell";
281			reg = <0xf8003000 0x1000>;
282			interrupt-parent = <&intc>;
283			interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3",
284				"dma4", "dma5", "dma6", "dma7";
285			interrupts = <0 13 4>,
286			             <0 14 4>, <0 15 4>,
287			             <0 16 4>, <0 17 4>,
288			             <0 40 4>, <0 41 4>,
289			             <0 42 4>, <0 43 4>;
290			#dma-cells = <1>;
291			#dma-channels = <8>;
292			#dma-requests = <4>;
293			clocks = <&clkc 27>;
294			clock-names = "apb_pclk";
295		};
296
297		devcfg: devcfg@f8007000 {
298			compatible = "xlnx,zynq-devcfg-1.0";
299			reg = <0xf8007000 0x100>;
300		};
301
302		global_timer: timer@f8f00200 {
303			compatible = "arm,cortex-a9-global-timer";
304			reg = <0xf8f00200 0x20>;
305			interrupts = <1 11 0x301>;
306			interrupt-parent = <&intc>;
307			clocks = <&clkc 4>;
308		};
309
310		ttc0: timer@f8001000 {
311			interrupt-parent = <&intc>;
312			interrupts = <0 10 4>, <0 11 4>, <0 12 4>;
313			compatible = "cdns,ttc";
314			clocks = <&clkc 6>;
315			reg = <0xF8001000 0x1000>;
316		};
317
318		ttc1: timer@f8002000 {
319			interrupt-parent = <&intc>;
320			interrupts = <0 37 4>, <0 38 4>, <0 39 4>;
321			compatible = "cdns,ttc";
322			clocks = <&clkc 6>;
323			reg = <0xF8002000 0x1000>;
324		};
325
326		scutimer: timer@f8f00600 {
327			interrupt-parent = <&intc>;
328			interrupts = < 1 13 0x301 >;
329			compatible = "arm,cortex-a9-twd-timer";
330			reg = < 0xf8f00600 0x20 >;
331			clocks = <&clkc 4>;
332		} ;
333
334		usb0: usb@e0002000 {
335			compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
336			status = "disabled";
337			clocks = <&clkc 28>;
338			interrupt-parent = <&intc>;
339			interrupts = <0 21 4>;
340			reg = <0xe0002000 0x1000>;
341			phy_type = "ulpi";
342		};
343
344		usb1: usb@e0003000 {
345			compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
346			status = "disabled";
347			clocks = <&clkc 29>;
348			interrupt-parent = <&intc>;
349			interrupts = <0 44 4>;
350			reg = <0xe0003000 0x1000>;
351			phy_type = "ulpi";
352		};
353
354		watchdog0: watchdog@f8005000 {
355			clocks = <&clkc 45>;
356			compatible = "cdns,wdt-r1p2";
357			interrupt-parent = <&intc>;
358			interrupts = <0 9 1>;
359			reg = <0xf8005000 0x1000>;
360			timeout-sec = <10>;
361		};
362	};
363};
364