xref: /openbmc/u-boot/arch/arm/dts/uniphier-sld8.dtsi (revision 33aae6b5)
13e98fc12SMasahiro Yamada// SPDX-License-Identifier: GPL-2.0+ OR MIT
23e98fc12SMasahiro Yamada//
33e98fc12SMasahiro Yamada// Device Tree Source for UniPhier sLD8 SoC
43e98fc12SMasahiro Yamada//
53e98fc12SMasahiro Yamada// Copyright (C) 2015-2016 Socionext Inc.
63e98fc12SMasahiro Yamada//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
752159d27SMasahiro Yamada
8b443fb42SMasahiro Yamada#include <dt-bindings/gpio/uniphier-gpio.h>
9b443fb42SMasahiro Yamada
1052159d27SMasahiro Yamada/ {
1152159d27SMasahiro Yamada	compatible = "socionext,uniphier-sld8";
12f16eda96SMasahiro Yamada	#address-cells = <1>;
13f16eda96SMasahiro Yamada	#size-cells = <1>;
1452159d27SMasahiro Yamada
1552159d27SMasahiro Yamada	cpus {
1652159d27SMasahiro Yamada		#address-cells = <1>;
1752159d27SMasahiro Yamada		#size-cells = <0>;
1852159d27SMasahiro Yamada
1952159d27SMasahiro Yamada		cpu@0 {
2052159d27SMasahiro Yamada			device_type = "cpu";
2152159d27SMasahiro Yamada			compatible = "arm,cortex-a9";
2252159d27SMasahiro Yamada			reg = <0>;
2352159d27SMasahiro Yamada			enable-method = "psci";
2452159d27SMasahiro Yamada			next-level-cache = <&l2>;
2552159d27SMasahiro Yamada		};
2652159d27SMasahiro Yamada	};
2752159d27SMasahiro Yamada
28cd62214dSMasahiro Yamada	psci {
29cd62214dSMasahiro Yamada		compatible = "arm,psci-0.2";
30cd62214dSMasahiro Yamada		method = "smc";
31cd62214dSMasahiro Yamada	};
32cd62214dSMasahiro Yamada
3352159d27SMasahiro Yamada	clocks {
34cd62214dSMasahiro Yamada		refclk: ref {
35cd62214dSMasahiro Yamada			compatible = "fixed-clock";
36cd62214dSMasahiro Yamada			#clock-cells = <0>;
37cd62214dSMasahiro Yamada			clock-frequency = <25000000>;
38cd62214dSMasahiro Yamada		};
39cd62214dSMasahiro Yamada
40b443fb42SMasahiro Yamada		arm_timer_clk: arm-timer {
4152159d27SMasahiro Yamada			#clock-cells = <0>;
4252159d27SMasahiro Yamada			compatible = "fixed-clock";
4352159d27SMasahiro Yamada			clock-frequency = <50000000>;
4452159d27SMasahiro Yamada		};
4552159d27SMasahiro Yamada	};
4652159d27SMasahiro Yamada
47cd62214dSMasahiro Yamada	soc {
48cd62214dSMasahiro Yamada		compatible = "simple-bus";
49cd62214dSMasahiro Yamada		#address-cells = <1>;
50cd62214dSMasahiro Yamada		#size-cells = <1>;
51cd62214dSMasahiro Yamada		ranges;
52cd62214dSMasahiro Yamada		interrupt-parent = <&intc>;
53cd62214dSMasahiro Yamada
5452159d27SMasahiro Yamada		l2: l2-cache@500c0000 {
5552159d27SMasahiro Yamada			compatible = "socionext,uniphier-system-cache";
56cd62214dSMasahiro Yamada			reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
57cd62214dSMasahiro Yamada			      <0x506c0000 0x400>;
5852159d27SMasahiro Yamada			interrupts = <0 174 4>, <0 175 4>;
5952159d27SMasahiro Yamada			cache-unified;
6052159d27SMasahiro Yamada			cache-size = <(256 * 1024)>;
6152159d27SMasahiro Yamada			cache-sets = <256>;
6252159d27SMasahiro Yamada			cache-line-size = <128>;
6352159d27SMasahiro Yamada			cache-level = <2>;
6452159d27SMasahiro Yamada		};
6552159d27SMasahiro Yamada
66cd62214dSMasahiro Yamada		serial0: serial@54006800 {
67cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
68cd62214dSMasahiro Yamada			status = "disabled";
69cd62214dSMasahiro Yamada			reg = <0x54006800 0x40>;
70cd62214dSMasahiro Yamada			interrupts = <0 33 4>;
71cd62214dSMasahiro Yamada			pinctrl-names = "default";
72cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart0>;
73cd62214dSMasahiro Yamada			clocks = <&peri_clk 0>;
74b443fb42SMasahiro Yamada			resets = <&peri_rst 0>;
75cd62214dSMasahiro Yamada		};
76cd62214dSMasahiro Yamada
77cd62214dSMasahiro Yamada		serial1: serial@54006900 {
78cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
79cd62214dSMasahiro Yamada			status = "disabled";
80cd62214dSMasahiro Yamada			reg = <0x54006900 0x40>;
81cd62214dSMasahiro Yamada			interrupts = <0 35 4>;
82cd62214dSMasahiro Yamada			pinctrl-names = "default";
83cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart1>;
84cd62214dSMasahiro Yamada			clocks = <&peri_clk 1>;
85b443fb42SMasahiro Yamada			resets = <&peri_rst 1>;
86cd62214dSMasahiro Yamada		};
87cd62214dSMasahiro Yamada
88cd62214dSMasahiro Yamada		serial2: serial@54006a00 {
89cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
90cd62214dSMasahiro Yamada			status = "disabled";
91cd62214dSMasahiro Yamada			reg = <0x54006a00 0x40>;
92cd62214dSMasahiro Yamada			interrupts = <0 37 4>;
93cd62214dSMasahiro Yamada			pinctrl-names = "default";
94cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart2>;
95cd62214dSMasahiro Yamada			clocks = <&peri_clk 2>;
96b443fb42SMasahiro Yamada			resets = <&peri_rst 2>;
97cd62214dSMasahiro Yamada		};
98cd62214dSMasahiro Yamada
99cd62214dSMasahiro Yamada		serial3: serial@54006b00 {
100cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
101cd62214dSMasahiro Yamada			status = "disabled";
102cd62214dSMasahiro Yamada			reg = <0x54006b00 0x40>;
103cd62214dSMasahiro Yamada			interrupts = <0 29 4>;
104cd62214dSMasahiro Yamada			pinctrl-names = "default";
105cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart3>;
106cd62214dSMasahiro Yamada			clocks = <&peri_clk 3>;
107b443fb42SMasahiro Yamada			resets = <&peri_rst 3>;
108cd62214dSMasahiro Yamada		};
109cd62214dSMasahiro Yamada
1100f72b74bSMasahiro Yamada		gpio: gpio@55000000 {
11152159d27SMasahiro Yamada			compatible = "socionext,uniphier-gpio";
1120f72b74bSMasahiro Yamada			reg = <0x55000000 0x200>;
1130f72b74bSMasahiro Yamada			interrupt-parent = <&aidet>;
1140f72b74bSMasahiro Yamada			interrupt-controller;
1150f72b74bSMasahiro Yamada			#interrupt-cells = <2>;
11652159d27SMasahiro Yamada			gpio-controller;
11752159d27SMasahiro Yamada			#gpio-cells = <2>;
1180f72b74bSMasahiro Yamada			gpio-ranges = <&pinctrl 0 0 0>,
1190f72b74bSMasahiro Yamada				      <&pinctrl 104 0 0>,
1200f72b74bSMasahiro Yamada				      <&pinctrl 112 0 0>;
1210f72b74bSMasahiro Yamada			gpio-ranges-group-names = "gpio_range0",
1220f72b74bSMasahiro Yamada						  "gpio_range1",
1230f72b74bSMasahiro Yamada						  "gpio_range2";
1240f72b74bSMasahiro Yamada			ngpios = <136>;
125b443fb42SMasahiro Yamada			socionext,interrupt-ranges = <0 48 13>, <14 62 2>;
12652159d27SMasahiro Yamada		};
12752159d27SMasahiro Yamada
12852159d27SMasahiro Yamada		i2c0: i2c@58400000 {
12952159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
13052159d27SMasahiro Yamada			status = "disabled";
13152159d27SMasahiro Yamada			reg = <0x58400000 0x40>;
13252159d27SMasahiro Yamada			#address-cells = <1>;
13352159d27SMasahiro Yamada			#size-cells = <0>;
13452159d27SMasahiro Yamada			interrupts = <0 41 1>;
13552159d27SMasahiro Yamada			pinctrl-names = "default";
13652159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c0>;
137cd62214dSMasahiro Yamada			clocks = <&peri_clk 4>;
138b443fb42SMasahiro Yamada			resets = <&peri_rst 4>;
13952159d27SMasahiro Yamada			clock-frequency = <100000>;
14052159d27SMasahiro Yamada		};
14152159d27SMasahiro Yamada
14252159d27SMasahiro Yamada		i2c1: i2c@58480000 {
14352159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
14452159d27SMasahiro Yamada			status = "disabled";
14552159d27SMasahiro Yamada			reg = <0x58480000 0x40>;
14652159d27SMasahiro Yamada			#address-cells = <1>;
14752159d27SMasahiro Yamada			#size-cells = <0>;
14852159d27SMasahiro Yamada			interrupts = <0 42 1>;
14952159d27SMasahiro Yamada			pinctrl-names = "default";
15052159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c1>;
151cd62214dSMasahiro Yamada			clocks = <&peri_clk 5>;
152b443fb42SMasahiro Yamada			resets = <&peri_rst 5>;
15352159d27SMasahiro Yamada			clock-frequency = <100000>;
15452159d27SMasahiro Yamada		};
15552159d27SMasahiro Yamada
15652159d27SMasahiro Yamada		/* chip-internal connection for DMD */
15752159d27SMasahiro Yamada		i2c2: i2c@58500000 {
15852159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
15952159d27SMasahiro Yamada			reg = <0x58500000 0x40>;
16052159d27SMasahiro Yamada			#address-cells = <1>;
16152159d27SMasahiro Yamada			#size-cells = <0>;
16252159d27SMasahiro Yamada			interrupts = <0 43 1>;
16352159d27SMasahiro Yamada			pinctrl-names = "default";
16452159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c2>;
165cd62214dSMasahiro Yamada			clocks = <&peri_clk 6>;
166b443fb42SMasahiro Yamada			resets = <&peri_rst 6>;
16752159d27SMasahiro Yamada			clock-frequency = <400000>;
16852159d27SMasahiro Yamada		};
16952159d27SMasahiro Yamada
17052159d27SMasahiro Yamada		i2c3: i2c@58580000 {
17152159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
17252159d27SMasahiro Yamada			status = "disabled";
17352159d27SMasahiro Yamada			reg = <0x58580000 0x40>;
17452159d27SMasahiro Yamada			#address-cells = <1>;
17552159d27SMasahiro Yamada			#size-cells = <0>;
17652159d27SMasahiro Yamada			interrupts = <0 44 1>;
17752159d27SMasahiro Yamada			pinctrl-names = "default";
17852159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c3>;
179cd62214dSMasahiro Yamada			clocks = <&peri_clk 7>;
180b443fb42SMasahiro Yamada			resets = <&peri_rst 7>;
18152159d27SMasahiro Yamada			clock-frequency = <100000>;
18252159d27SMasahiro Yamada		};
18352159d27SMasahiro Yamada
184cd62214dSMasahiro Yamada		system_bus: system-bus@58c00000 {
185cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-system-bus";
186cd62214dSMasahiro Yamada			status = "disabled";
187cd62214dSMasahiro Yamada			reg = <0x58c00000 0x400>;
188cd62214dSMasahiro Yamada			#address-cells = <2>;
189cd62214dSMasahiro Yamada			#size-cells = <1>;
190cd62214dSMasahiro Yamada			pinctrl-names = "default";
191cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_system_bus>;
192cd62214dSMasahiro Yamada		};
193cd62214dSMasahiro Yamada
194abb6ac25SMasahiro Yamada		smpctrl@59801000 {
195cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-smpctrl";
196cd62214dSMasahiro Yamada			reg = <0x59801000 0x400>;
197cd62214dSMasahiro Yamada		};
198cd62214dSMasahiro Yamada
199cd62214dSMasahiro Yamada		mioctrl@59810000 {
200cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-sld8-mioctrl",
201cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
202cd62214dSMasahiro Yamada			reg = <0x59810000 0x800>;
203cd62214dSMasahiro Yamada
204cd62214dSMasahiro Yamada			mio_clk: clock {
205cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-sld8-mio-clock";
206cd62214dSMasahiro Yamada				#clock-cells = <1>;
207cd62214dSMasahiro Yamada			};
208cd62214dSMasahiro Yamada
209cd62214dSMasahiro Yamada			mio_rst: reset {
210cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-sld8-mio-reset";
211cd62214dSMasahiro Yamada				#reset-cells = <1>;
212cd62214dSMasahiro Yamada			};
213cd62214dSMasahiro Yamada		};
214cd62214dSMasahiro Yamada
215cd62214dSMasahiro Yamada		perictrl@59820000 {
216cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-sld8-perictrl",
217cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
218cd62214dSMasahiro Yamada			reg = <0x59820000 0x200>;
219cd62214dSMasahiro Yamada
220cd62214dSMasahiro Yamada			peri_clk: clock {
221cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-sld8-peri-clock";
222cd62214dSMasahiro Yamada				#clock-cells = <1>;
223cd62214dSMasahiro Yamada			};
224cd62214dSMasahiro Yamada
225cd62214dSMasahiro Yamada			peri_rst: reset {
226cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-sld8-peri-reset";
227cd62214dSMasahiro Yamada				#reset-cells = <1>;
228cd62214dSMasahiro Yamada			};
229cd62214dSMasahiro Yamada		};
230cd62214dSMasahiro Yamada
23152159d27SMasahiro Yamada		sd: sdhc@5a400000 {
23252159d27SMasahiro Yamada			compatible = "socionext,uniphier-sdhc";
23352159d27SMasahiro Yamada			status = "disabled";
23452159d27SMasahiro Yamada			reg = <0x5a400000 0x200>;
23552159d27SMasahiro Yamada			interrupts = <0 76 4>;
23652159d27SMasahiro Yamada			pinctrl-names = "default", "1.8v";
23752159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_sd>;
23852159d27SMasahiro Yamada			pinctrl-1 = <&pinctrl_sd_1v8>;
23952159d27SMasahiro Yamada			clocks = <&mio_clk 0>;
24052159d27SMasahiro Yamada			reset-names = "host", "bridge";
24152159d27SMasahiro Yamada			resets = <&mio_rst 0>, <&mio_rst 3>;
24252159d27SMasahiro Yamada			bus-width = <4>;
243cd62214dSMasahiro Yamada			cap-sd-highspeed;
244cd62214dSMasahiro Yamada			sd-uhs-sdr12;
245cd62214dSMasahiro Yamada			sd-uhs-sdr25;
246cd62214dSMasahiro Yamada			sd-uhs-sdr50;
24752159d27SMasahiro Yamada		};
24852159d27SMasahiro Yamada
24952159d27SMasahiro Yamada		emmc: sdhc@5a500000 {
25052159d27SMasahiro Yamada			compatible = "socionext,uniphier-sdhc";
25152159d27SMasahiro Yamada			status = "disabled";
25252159d27SMasahiro Yamada			reg = <0x5a500000 0x200>;
253cd62214dSMasahiro Yamada			interrupts = <0 78 4>;
254*33aae6b5SMasahiro Yamada			pinctrl-names = "default";
25552159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_emmc>;
25652159d27SMasahiro Yamada			clocks = <&mio_clk 1>;
257cd62214dSMasahiro Yamada			reset-names = "host", "bridge";
258cd62214dSMasahiro Yamada			resets = <&mio_rst 1>, <&mio_rst 4>;
25952159d27SMasahiro Yamada			bus-width = <8>;
26052159d27SMasahiro Yamada			non-removable;
261cd62214dSMasahiro Yamada			cap-mmc-highspeed;
262cd62214dSMasahiro Yamada			cap-mmc-hw-reset;
26352159d27SMasahiro Yamada		};
26452159d27SMasahiro Yamada
26552159d27SMasahiro Yamada		usb0: usb@5a800100 {
26652159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
26752159d27SMasahiro Yamada			status = "disabled";
26852159d27SMasahiro Yamada			reg = <0x5a800100 0x100>;
26952159d27SMasahiro Yamada			interrupts = <0 80 4>;
27052159d27SMasahiro Yamada			pinctrl-names = "default";
27152159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb0>;
272b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
273b443fb42SMasahiro Yamada				 <&mio_clk 12>;
27452159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
27552159d27SMasahiro Yamada				 <&mio_rst 12>;
27646820e3fSMasahiro Yamada			has-transaction-translator;
27752159d27SMasahiro Yamada		};
27852159d27SMasahiro Yamada
27952159d27SMasahiro Yamada		usb1: usb@5a810100 {
28052159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
28152159d27SMasahiro Yamada			status = "disabled";
28252159d27SMasahiro Yamada			reg = <0x5a810100 0x100>;
28352159d27SMasahiro Yamada			interrupts = <0 81 4>;
28452159d27SMasahiro Yamada			pinctrl-names = "default";
28552159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb1>;
286b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
287b443fb42SMasahiro Yamada				 <&mio_clk 13>;
28852159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
28952159d27SMasahiro Yamada				 <&mio_rst 13>;
29046820e3fSMasahiro Yamada			has-transaction-translator;
29152159d27SMasahiro Yamada		};
29252159d27SMasahiro Yamada
29352159d27SMasahiro Yamada		usb2: usb@5a820100 {
29452159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
29552159d27SMasahiro Yamada			status = "disabled";
29652159d27SMasahiro Yamada			reg = <0x5a820100 0x100>;
29752159d27SMasahiro Yamada			interrupts = <0 82 4>;
29852159d27SMasahiro Yamada			pinctrl-names = "default";
29952159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb2>;
300b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>,
301b443fb42SMasahiro Yamada				 <&mio_clk 14>;
30252159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
30352159d27SMasahiro Yamada				 <&mio_rst 14>;
30446820e3fSMasahiro Yamada			has-transaction-translator;
30552159d27SMasahiro Yamada		};
30652159d27SMasahiro Yamada
307cd62214dSMasahiro Yamada		soc-glue@5f800000 {
308cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-sld8-soc-glue",
309cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
310cd62214dSMasahiro Yamada			reg = <0x5f800000 0x2000>;
311cd62214dSMasahiro Yamada
312cd62214dSMasahiro Yamada			pinctrl: pinctrl {
313cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-sld8-pinctrl";
314cd62214dSMasahiro Yamada			};
315cd62214dSMasahiro Yamada		};
316cd62214dSMasahiro Yamada
31746820e3fSMasahiro Yamada		soc-glue@5f900000 {
31846820e3fSMasahiro Yamada			compatible = "socionext,uniphier-sld8-soc-glue-debug",
31946820e3fSMasahiro Yamada				     "simple-mfd";
32046820e3fSMasahiro Yamada			#address-cells = <1>;
32146820e3fSMasahiro Yamada			#size-cells = <1>;
32246820e3fSMasahiro Yamada			ranges = <0 0x5f900000 0x2000>;
32346820e3fSMasahiro Yamada
32446820e3fSMasahiro Yamada			efuse@100 {
32546820e3fSMasahiro Yamada				compatible = "socionext,uniphier-efuse";
32646820e3fSMasahiro Yamada				reg = <0x100 0x28>;
32746820e3fSMasahiro Yamada			};
32846820e3fSMasahiro Yamada
32946820e3fSMasahiro Yamada			efuse@200 {
33046820e3fSMasahiro Yamada				compatible = "socionext,uniphier-efuse";
33146820e3fSMasahiro Yamada				reg = <0x200 0x14>;
33246820e3fSMasahiro Yamada			};
33346820e3fSMasahiro Yamada		};
33446820e3fSMasahiro Yamada
335cd62214dSMasahiro Yamada		timer@60000200 {
336cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-global-timer";
337cd62214dSMasahiro Yamada			reg = <0x60000200 0x20>;
338cd62214dSMasahiro Yamada			interrupts = <1 11 0x104>;
339cd62214dSMasahiro Yamada			clocks = <&arm_timer_clk>;
340cd62214dSMasahiro Yamada		};
341cd62214dSMasahiro Yamada
342cd62214dSMasahiro Yamada		timer@60000600 {
343cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-twd-timer";
344cd62214dSMasahiro Yamada			reg = <0x60000600 0x20>;
345cd62214dSMasahiro Yamada			interrupts = <1 13 0x104>;
346cd62214dSMasahiro Yamada			clocks = <&arm_timer_clk>;
347cd62214dSMasahiro Yamada		};
348cd62214dSMasahiro Yamada
349cd62214dSMasahiro Yamada		intc: interrupt-controller@60001000 {
350cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-gic";
351cd62214dSMasahiro Yamada			reg = <0x60001000 0x1000>,
352cd62214dSMasahiro Yamada			      <0x60000100 0x100>;
353cd62214dSMasahiro Yamada			#interrupt-cells = <3>;
354cd62214dSMasahiro Yamada			interrupt-controller;
355cd62214dSMasahiro Yamada		};
356cd62214dSMasahiro Yamada
3576c9e46efSMasahiro Yamada		aidet: aidet@61830000 {
3586c9e46efSMasahiro Yamada			compatible = "socionext,uniphier-sld8-aidet";
35952159d27SMasahiro Yamada			reg = <0x61830000 0x200>;
3606c9e46efSMasahiro Yamada			interrupt-controller;
3616c9e46efSMasahiro Yamada			#interrupt-cells = <2>;
36252159d27SMasahiro Yamada		};
36352159d27SMasahiro Yamada
364cd62214dSMasahiro Yamada		sysctrl@61840000 {
365cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-sld8-sysctrl",
366cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
367cd62214dSMasahiro Yamada			reg = <0x61840000 0x10000>;
36852159d27SMasahiro Yamada
369cd62214dSMasahiro Yamada			sys_clk: clock {
37052159d27SMasahiro Yamada				compatible = "socionext,uniphier-sld8-clock";
371cd62214dSMasahiro Yamada				#clock-cells = <1>;
37252159d27SMasahiro Yamada			};
37352159d27SMasahiro Yamada
374cd62214dSMasahiro Yamada			sys_rst: reset {
37552159d27SMasahiro Yamada				compatible = "socionext,uniphier-sld8-reset";
376cd62214dSMasahiro Yamada				#reset-cells = <1>;
37752159d27SMasahiro Yamada			};
378cd62214dSMasahiro Yamada		};
379cd62214dSMasahiro Yamada
380cd62214dSMasahiro Yamada		nand: nand@68000000 {
381abb6ac25SMasahiro Yamada			compatible = "socionext,uniphier-denali-nand-v5a";
382cd62214dSMasahiro Yamada			status = "disabled";
383cd62214dSMasahiro Yamada			reg-names = "nand_data", "denali_reg";
384cd62214dSMasahiro Yamada			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
385cd62214dSMasahiro Yamada			interrupts = <0 65 4>;
386cd62214dSMasahiro Yamada			pinctrl-names = "default";
3876c9e46efSMasahiro Yamada			pinctrl-0 = <&pinctrl_nand2cs>;
388cd62214dSMasahiro Yamada			clocks = <&sys_clk 2>;
389b443fb42SMasahiro Yamada			resets = <&sys_rst 2>;
390cd62214dSMasahiro Yamada		};
391cd62214dSMasahiro Yamada	};
392cd62214dSMasahiro Yamada};
393cd62214dSMasahiro Yamada
3946c9e46efSMasahiro Yamada#include "uniphier-pinctrl.dtsi"
395