152159d27SMasahiro Yamada/* 252159d27SMasahiro Yamada * Device Tree Source for UniPhier LD20 SoC 352159d27SMasahiro Yamada * 452159d27SMasahiro Yamada * Copyright (C) 2015-2016 Socionext Inc. 552159d27SMasahiro Yamada * Author: Masahiro Yamada <yamada.masahiro@socionext.com> 652159d27SMasahiro Yamada * 7d9403001SMasahiro Yamada * SPDX-License-Identifier: (GPL-2.0+ OR MIT) 852159d27SMasahiro Yamada */ 952159d27SMasahiro Yamada 10d9403001SMasahiro Yamada/memreserve/ 0x80000000 0x02000000; 1152159d27SMasahiro Yamada 1252159d27SMasahiro Yamada/ { 1352159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20"; 1452159d27SMasahiro Yamada #address-cells = <2>; 1552159d27SMasahiro Yamada #size-cells = <2>; 1652159d27SMasahiro Yamada interrupt-parent = <&gic>; 1752159d27SMasahiro Yamada 1852159d27SMasahiro Yamada cpus { 1952159d27SMasahiro Yamada #address-cells = <2>; 2052159d27SMasahiro Yamada #size-cells = <0>; 2152159d27SMasahiro Yamada 2252159d27SMasahiro Yamada cpu-map { 2352159d27SMasahiro Yamada cluster0 { 2452159d27SMasahiro Yamada core0 { 2552159d27SMasahiro Yamada cpu = <&cpu0>; 2652159d27SMasahiro Yamada }; 2752159d27SMasahiro Yamada core1 { 2852159d27SMasahiro Yamada cpu = <&cpu1>; 2952159d27SMasahiro Yamada }; 3052159d27SMasahiro Yamada }; 3152159d27SMasahiro Yamada 3252159d27SMasahiro Yamada cluster1 { 3352159d27SMasahiro Yamada core0 { 3452159d27SMasahiro Yamada cpu = <&cpu2>; 3552159d27SMasahiro Yamada }; 3652159d27SMasahiro Yamada core1 { 3752159d27SMasahiro Yamada cpu = <&cpu3>; 3852159d27SMasahiro Yamada }; 3952159d27SMasahiro Yamada }; 4052159d27SMasahiro Yamada }; 4152159d27SMasahiro Yamada 4252159d27SMasahiro Yamada cpu0: cpu@0 { 4352159d27SMasahiro Yamada device_type = "cpu"; 4452159d27SMasahiro Yamada compatible = "arm,cortex-a72", "arm,armv8"; 4552159d27SMasahiro Yamada reg = <0 0x000>; 46cd62214dSMasahiro Yamada clocks = <&sys_clk 32>; 47cd62214dSMasahiro Yamada enable-method = "psci"; 48cd62214dSMasahiro Yamada operating-points-v2 = <&cluster0_opp>; 4952159d27SMasahiro Yamada }; 5052159d27SMasahiro Yamada 5152159d27SMasahiro Yamada cpu1: cpu@1 { 5252159d27SMasahiro Yamada device_type = "cpu"; 5352159d27SMasahiro Yamada compatible = "arm,cortex-a72", "arm,armv8"; 5452159d27SMasahiro Yamada reg = <0 0x001>; 55cd62214dSMasahiro Yamada clocks = <&sys_clk 32>; 56cd62214dSMasahiro Yamada enable-method = "psci"; 57cd62214dSMasahiro Yamada operating-points-v2 = <&cluster0_opp>; 5852159d27SMasahiro Yamada }; 5952159d27SMasahiro Yamada 6052159d27SMasahiro Yamada cpu2: cpu@100 { 6152159d27SMasahiro Yamada device_type = "cpu"; 6252159d27SMasahiro Yamada compatible = "arm,cortex-a53", "arm,armv8"; 6352159d27SMasahiro Yamada reg = <0 0x100>; 64cd62214dSMasahiro Yamada clocks = <&sys_clk 33>; 65cd62214dSMasahiro Yamada enable-method = "psci"; 66cd62214dSMasahiro Yamada operating-points-v2 = <&cluster1_opp>; 6752159d27SMasahiro Yamada }; 6852159d27SMasahiro Yamada 6952159d27SMasahiro Yamada cpu3: cpu@101 { 7052159d27SMasahiro Yamada device_type = "cpu"; 7152159d27SMasahiro Yamada compatible = "arm,cortex-a53", "arm,armv8"; 7252159d27SMasahiro Yamada reg = <0 0x101>; 73cd62214dSMasahiro Yamada clocks = <&sys_clk 33>; 74cd62214dSMasahiro Yamada enable-method = "psci"; 75cd62214dSMasahiro Yamada operating-points-v2 = <&cluster1_opp>; 7652159d27SMasahiro Yamada }; 7752159d27SMasahiro Yamada }; 7852159d27SMasahiro Yamada 79cd62214dSMasahiro Yamada cluster0_opp: opp_table0 { 80cd62214dSMasahiro Yamada compatible = "operating-points-v2"; 81cd62214dSMasahiro Yamada opp-shared; 82cd62214dSMasahiro Yamada 834e7f8de4SMasahiro Yamada opp-250000000 { 84cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <250000000>; 85cd62214dSMasahiro Yamada clock-latency-ns = <300>; 86cd62214dSMasahiro Yamada }; 874e7f8de4SMasahiro Yamada opp-275000000 { 88cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <275000000>; 89cd62214dSMasahiro Yamada clock-latency-ns = <300>; 90cd62214dSMasahiro Yamada }; 914e7f8de4SMasahiro Yamada opp-500000000 { 92cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <500000000>; 93cd62214dSMasahiro Yamada clock-latency-ns = <300>; 94cd62214dSMasahiro Yamada }; 954e7f8de4SMasahiro Yamada opp-550000000 { 96cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <550000000>; 97cd62214dSMasahiro Yamada clock-latency-ns = <300>; 98cd62214dSMasahiro Yamada }; 994e7f8de4SMasahiro Yamada opp-666667000 { 100cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <666667000>; 101cd62214dSMasahiro Yamada clock-latency-ns = <300>; 102cd62214dSMasahiro Yamada }; 1034e7f8de4SMasahiro Yamada opp-733334000 { 104cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <733334000>; 105cd62214dSMasahiro Yamada clock-latency-ns = <300>; 106cd62214dSMasahiro Yamada }; 1074e7f8de4SMasahiro Yamada opp-1000000000 { 108cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <1000000000>; 109cd62214dSMasahiro Yamada clock-latency-ns = <300>; 110cd62214dSMasahiro Yamada }; 1114e7f8de4SMasahiro Yamada opp-1100000000 { 112cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <1100000000>; 113cd62214dSMasahiro Yamada clock-latency-ns = <300>; 114cd62214dSMasahiro Yamada }; 115cd62214dSMasahiro Yamada }; 116cd62214dSMasahiro Yamada 117cd62214dSMasahiro Yamada cluster1_opp: opp_table1 { 118cd62214dSMasahiro Yamada compatible = "operating-points-v2"; 119cd62214dSMasahiro Yamada opp-shared; 120cd62214dSMasahiro Yamada 1214e7f8de4SMasahiro Yamada opp-250000000 { 122cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <250000000>; 123cd62214dSMasahiro Yamada clock-latency-ns = <300>; 124cd62214dSMasahiro Yamada }; 1254e7f8de4SMasahiro Yamada opp-275000000 { 126cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <275000000>; 127cd62214dSMasahiro Yamada clock-latency-ns = <300>; 128cd62214dSMasahiro Yamada }; 1294e7f8de4SMasahiro Yamada opp-500000000 { 130cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <500000000>; 131cd62214dSMasahiro Yamada clock-latency-ns = <300>; 132cd62214dSMasahiro Yamada }; 1334e7f8de4SMasahiro Yamada opp-550000000 { 134cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <550000000>; 135cd62214dSMasahiro Yamada clock-latency-ns = <300>; 136cd62214dSMasahiro Yamada }; 1374e7f8de4SMasahiro Yamada opp-666667000 { 138cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <666667000>; 139cd62214dSMasahiro Yamada clock-latency-ns = <300>; 140cd62214dSMasahiro Yamada }; 1414e7f8de4SMasahiro Yamada opp-733334000 { 142cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <733334000>; 143cd62214dSMasahiro Yamada clock-latency-ns = <300>; 144cd62214dSMasahiro Yamada }; 1454e7f8de4SMasahiro Yamada opp-1000000000 { 146cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <1000000000>; 147cd62214dSMasahiro Yamada clock-latency-ns = <300>; 148cd62214dSMasahiro Yamada }; 1494e7f8de4SMasahiro Yamada opp-1100000000 { 150cd62214dSMasahiro Yamada opp-hz = /bits/ 64 <1100000000>; 151cd62214dSMasahiro Yamada clock-latency-ns = <300>; 152cd62214dSMasahiro Yamada }; 153cd62214dSMasahiro Yamada }; 154cd62214dSMasahiro Yamada 155cd62214dSMasahiro Yamada psci { 156cd62214dSMasahiro Yamada compatible = "arm,psci-1.0"; 157cd62214dSMasahiro Yamada method = "smc"; 158cd62214dSMasahiro Yamada }; 159cd62214dSMasahiro Yamada 16052159d27SMasahiro Yamada clocks { 16152159d27SMasahiro Yamada refclk: ref { 16252159d27SMasahiro Yamada compatible = "fixed-clock"; 16352159d27SMasahiro Yamada #clock-cells = <0>; 16452159d27SMasahiro Yamada clock-frequency = <25000000>; 16552159d27SMasahiro Yamada }; 16652159d27SMasahiro Yamada }; 16752159d27SMasahiro Yamada 16852159d27SMasahiro Yamada timer { 16952159d27SMasahiro Yamada compatible = "arm,armv8-timer"; 17052159d27SMasahiro Yamada interrupts = <1 13 4>, 17152159d27SMasahiro Yamada <1 14 4>, 17252159d27SMasahiro Yamada <1 11 4>, 17352159d27SMasahiro Yamada <1 10 4>; 17452159d27SMasahiro Yamada }; 17552159d27SMasahiro Yamada 1767ad79c12SMasahiro Yamada soc@0 { 17752159d27SMasahiro Yamada compatible = "simple-bus"; 17852159d27SMasahiro Yamada #address-cells = <1>; 17952159d27SMasahiro Yamada #size-cells = <1>; 18052159d27SMasahiro Yamada ranges = <0 0 0 0xffffffff>; 18152159d27SMasahiro Yamada 18252159d27SMasahiro Yamada serial0: serial@54006800 { 18352159d27SMasahiro Yamada compatible = "socionext,uniphier-uart"; 18452159d27SMasahiro Yamada status = "disabled"; 18552159d27SMasahiro Yamada reg = <0x54006800 0x40>; 18652159d27SMasahiro Yamada interrupts = <0 33 4>; 18752159d27SMasahiro Yamada pinctrl-names = "default"; 18852159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_uart0>; 18952159d27SMasahiro Yamada clocks = <&peri_clk 0>; 19052159d27SMasahiro Yamada clock-frequency = <58820000>; 19152159d27SMasahiro Yamada }; 19252159d27SMasahiro Yamada 19352159d27SMasahiro Yamada serial1: serial@54006900 { 19452159d27SMasahiro Yamada compatible = "socionext,uniphier-uart"; 19552159d27SMasahiro Yamada status = "disabled"; 19652159d27SMasahiro Yamada reg = <0x54006900 0x40>; 19752159d27SMasahiro Yamada interrupts = <0 35 4>; 19852159d27SMasahiro Yamada pinctrl-names = "default"; 19952159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_uart1>; 20052159d27SMasahiro Yamada clocks = <&peri_clk 1>; 20152159d27SMasahiro Yamada clock-frequency = <58820000>; 20252159d27SMasahiro Yamada }; 20352159d27SMasahiro Yamada 20452159d27SMasahiro Yamada serial2: serial@54006a00 { 20552159d27SMasahiro Yamada compatible = "socionext,uniphier-uart"; 20652159d27SMasahiro Yamada status = "disabled"; 20752159d27SMasahiro Yamada reg = <0x54006a00 0x40>; 20852159d27SMasahiro Yamada interrupts = <0 37 4>; 20952159d27SMasahiro Yamada pinctrl-names = "default"; 21052159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_uart2>; 21152159d27SMasahiro Yamada clocks = <&peri_clk 2>; 21252159d27SMasahiro Yamada clock-frequency = <58820000>; 21352159d27SMasahiro Yamada }; 21452159d27SMasahiro Yamada 21552159d27SMasahiro Yamada serial3: serial@54006b00 { 21652159d27SMasahiro Yamada compatible = "socionext,uniphier-uart"; 21752159d27SMasahiro Yamada status = "disabled"; 21852159d27SMasahiro Yamada reg = <0x54006b00 0x40>; 21952159d27SMasahiro Yamada interrupts = <0 177 4>; 22052159d27SMasahiro Yamada pinctrl-names = "default"; 22152159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_uart3>; 22252159d27SMasahiro Yamada clocks = <&peri_clk 3>; 22352159d27SMasahiro Yamada clock-frequency = <58820000>; 22452159d27SMasahiro Yamada }; 22552159d27SMasahiro Yamada 22652159d27SMasahiro Yamada i2c0: i2c@58780000 { 22752159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 22852159d27SMasahiro Yamada status = "disabled"; 22952159d27SMasahiro Yamada reg = <0x58780000 0x80>; 23052159d27SMasahiro Yamada #address-cells = <1>; 23152159d27SMasahiro Yamada #size-cells = <0>; 23252159d27SMasahiro Yamada interrupts = <0 41 4>; 23352159d27SMasahiro Yamada pinctrl-names = "default"; 23452159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_i2c0>; 235cd62214dSMasahiro Yamada clocks = <&peri_clk 4>; 23652159d27SMasahiro Yamada clock-frequency = <100000>; 23752159d27SMasahiro Yamada }; 23852159d27SMasahiro Yamada 23952159d27SMasahiro Yamada i2c1: i2c@58781000 { 24052159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 24152159d27SMasahiro Yamada status = "disabled"; 24252159d27SMasahiro Yamada reg = <0x58781000 0x80>; 24352159d27SMasahiro Yamada #address-cells = <1>; 24452159d27SMasahiro Yamada #size-cells = <0>; 24552159d27SMasahiro Yamada interrupts = <0 42 4>; 24652159d27SMasahiro Yamada pinctrl-names = "default"; 24752159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_i2c1>; 248cd62214dSMasahiro Yamada clocks = <&peri_clk 5>; 24952159d27SMasahiro Yamada clock-frequency = <100000>; 25052159d27SMasahiro Yamada }; 25152159d27SMasahiro Yamada 25252159d27SMasahiro Yamada i2c2: i2c@58782000 { 25352159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 25452159d27SMasahiro Yamada reg = <0x58782000 0x80>; 25552159d27SMasahiro Yamada #address-cells = <1>; 25652159d27SMasahiro Yamada #size-cells = <0>; 25752159d27SMasahiro Yamada interrupts = <0 43 4>; 258cd62214dSMasahiro Yamada clocks = <&peri_clk 6>; 25952159d27SMasahiro Yamada clock-frequency = <400000>; 26052159d27SMasahiro Yamada }; 26152159d27SMasahiro Yamada 26252159d27SMasahiro Yamada i2c3: i2c@58783000 { 26352159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 26452159d27SMasahiro Yamada status = "disabled"; 26552159d27SMasahiro Yamada reg = <0x58783000 0x80>; 26652159d27SMasahiro Yamada #address-cells = <1>; 26752159d27SMasahiro Yamada #size-cells = <0>; 26852159d27SMasahiro Yamada interrupts = <0 44 4>; 26952159d27SMasahiro Yamada pinctrl-names = "default"; 27052159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_i2c3>; 271cd62214dSMasahiro Yamada clocks = <&peri_clk 7>; 27252159d27SMasahiro Yamada clock-frequency = <100000>; 27352159d27SMasahiro Yamada }; 27452159d27SMasahiro Yamada 27552159d27SMasahiro Yamada i2c4: i2c@58784000 { 27652159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 27752159d27SMasahiro Yamada status = "disabled"; 27852159d27SMasahiro Yamada reg = <0x58784000 0x80>; 27952159d27SMasahiro Yamada #address-cells = <1>; 28052159d27SMasahiro Yamada #size-cells = <0>; 28152159d27SMasahiro Yamada interrupts = <0 45 4>; 28252159d27SMasahiro Yamada pinctrl-names = "default"; 28352159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_i2c4>; 284cd62214dSMasahiro Yamada clocks = <&peri_clk 8>; 28552159d27SMasahiro Yamada clock-frequency = <100000>; 28652159d27SMasahiro Yamada }; 28752159d27SMasahiro Yamada 28852159d27SMasahiro Yamada i2c5: i2c@58785000 { 28952159d27SMasahiro Yamada compatible = "socionext,uniphier-fi2c"; 29052159d27SMasahiro Yamada reg = <0x58785000 0x80>; 29152159d27SMasahiro Yamada #address-cells = <1>; 29252159d27SMasahiro Yamada #size-cells = <0>; 29352159d27SMasahiro Yamada interrupts = <0 25 4>; 294cd62214dSMasahiro Yamada clocks = <&peri_clk 9>; 29552159d27SMasahiro Yamada clock-frequency = <400000>; 29652159d27SMasahiro Yamada }; 29752159d27SMasahiro Yamada 29852159d27SMasahiro Yamada system_bus: system-bus@58c00000 { 29952159d27SMasahiro Yamada compatible = "socionext,uniphier-system-bus"; 30052159d27SMasahiro Yamada status = "disabled"; 30152159d27SMasahiro Yamada reg = <0x58c00000 0x400>; 30252159d27SMasahiro Yamada #address-cells = <2>; 30352159d27SMasahiro Yamada #size-cells = <1>; 30452159d27SMasahiro Yamada pinctrl-names = "default"; 30552159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_system_bus>; 30652159d27SMasahiro Yamada }; 30752159d27SMasahiro Yamada 308abb6ac25SMasahiro Yamada smpctrl@59801000 { 30952159d27SMasahiro Yamada compatible = "socionext,uniphier-smpctrl"; 31052159d27SMasahiro Yamada reg = <0x59801000 0x400>; 31152159d27SMasahiro Yamada }; 31252159d27SMasahiro Yamada 313cd62214dSMasahiro Yamada sdctrl@59810000 { 314cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-sdctrl", 31552159d27SMasahiro Yamada "simple-mfd", "syscon"; 316*6c9e46efSMasahiro Yamada reg = <0x59810000 0x400>; 31752159d27SMasahiro Yamada 318cd62214dSMasahiro Yamada sd_clk: clock { 319cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-sd-clock"; 32052159d27SMasahiro Yamada #clock-cells = <1>; 32152159d27SMasahiro Yamada }; 32252159d27SMasahiro Yamada 323cd62214dSMasahiro Yamada sd_rst: reset { 324cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-sd-reset"; 32552159d27SMasahiro Yamada #reset-cells = <1>; 32652159d27SMasahiro Yamada }; 32752159d27SMasahiro Yamada }; 32852159d27SMasahiro Yamada 32952159d27SMasahiro Yamada perictrl@59820000 { 330cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-perictrl", 33152159d27SMasahiro Yamada "simple-mfd", "syscon"; 33252159d27SMasahiro Yamada reg = <0x59820000 0x200>; 33352159d27SMasahiro Yamada 33452159d27SMasahiro Yamada peri_clk: clock { 33552159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20-peri-clock"; 33652159d27SMasahiro Yamada #clock-cells = <1>; 33752159d27SMasahiro Yamada }; 33852159d27SMasahiro Yamada 33952159d27SMasahiro Yamada peri_rst: reset { 34052159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20-peri-reset"; 34152159d27SMasahiro Yamada #reset-cells = <1>; 34252159d27SMasahiro Yamada }; 34352159d27SMasahiro Yamada }; 34452159d27SMasahiro Yamada 345cd62214dSMasahiro Yamada emmc: sdhc@5a000000 { 3467a6139c9SMasahiro Yamada compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc"; 347cd62214dSMasahiro Yamada reg = <0x5a000000 0x400>; 348cd62214dSMasahiro Yamada interrupts = <0 78 4>; 349cd62214dSMasahiro Yamada pinctrl-names = "default"; 350cd62214dSMasahiro Yamada pinctrl-0 = <&pinctrl_emmc_1v8>; 351cd62214dSMasahiro Yamada clocks = <&sys_clk 4>; 352cd62214dSMasahiro Yamada bus-width = <8>; 353cd62214dSMasahiro Yamada mmc-ddr-1_8v; 354cd62214dSMasahiro Yamada mmc-hs200-1_8v; 3554e7f8de4SMasahiro Yamada cdns,phy-input-delay-legacy = <4>; 3564e7f8de4SMasahiro Yamada cdns,phy-input-delay-mmc-highspeed = <2>; 3574e7f8de4SMasahiro Yamada cdns,phy-input-delay-mmc-ddr = <3>; 3584e7f8de4SMasahiro Yamada cdns,phy-dll-delay-sdclk = <21>; 3594e7f8de4SMasahiro Yamada cdns,phy-dll-delay-sdclk-hsmmc = <21>; 360cd62214dSMasahiro Yamada }; 361cd62214dSMasahiro Yamada 36252159d27SMasahiro Yamada sd: sdhc@5a400000 { 36352159d27SMasahiro Yamada compatible = "socionext,uniphier-sdhc"; 36452159d27SMasahiro Yamada status = "disabled"; 36552159d27SMasahiro Yamada reg = <0x5a400000 0x800>; 36652159d27SMasahiro Yamada interrupts = <0 76 4>; 36752159d27SMasahiro Yamada pinctrl-names = "default"; 36852159d27SMasahiro Yamada pinctrl-0 = <&pinctrl_sd>; 369cd62214dSMasahiro Yamada clocks = <&sd_clk 0>; 37052159d27SMasahiro Yamada reset-names = "host"; 371cd62214dSMasahiro Yamada resets = <&sd_rst 0>; 37252159d27SMasahiro Yamada bus-width = <4>; 373cd62214dSMasahiro Yamada cap-sd-highspeed; 37452159d27SMasahiro Yamada }; 37552159d27SMasahiro Yamada 37652159d27SMasahiro Yamada soc-glue@5f800000 { 377cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-soc-glue", 37852159d27SMasahiro Yamada "simple-mfd", "syscon"; 37952159d27SMasahiro Yamada reg = <0x5f800000 0x2000>; 38052159d27SMasahiro Yamada 38152159d27SMasahiro Yamada pinctrl: pinctrl { 38252159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20-pinctrl"; 38352159d27SMasahiro Yamada }; 38452159d27SMasahiro Yamada }; 38552159d27SMasahiro Yamada 386*6c9e46efSMasahiro Yamada aidet: aidet@5fc20000 { 387*6c9e46efSMasahiro Yamada compatible = "socionext,uniphier-ld20-aidet"; 38852159d27SMasahiro Yamada reg = <0x5fc20000 0x200>; 389*6c9e46efSMasahiro Yamada interrupt-controller; 390*6c9e46efSMasahiro Yamada #interrupt-cells = <2>; 39152159d27SMasahiro Yamada }; 39252159d27SMasahiro Yamada 39352159d27SMasahiro Yamada gic: interrupt-controller@5fe00000 { 39452159d27SMasahiro Yamada compatible = "arm,gic-v3"; 39552159d27SMasahiro Yamada reg = <0x5fe00000 0x10000>, /* GICD */ 39652159d27SMasahiro Yamada <0x5fe80000 0x80000>; /* GICR */ 39752159d27SMasahiro Yamada interrupt-controller; 39852159d27SMasahiro Yamada #interrupt-cells = <3>; 39952159d27SMasahiro Yamada interrupts = <1 9 4>; 40052159d27SMasahiro Yamada }; 40152159d27SMasahiro Yamada 40252159d27SMasahiro Yamada sysctrl@61840000 { 403cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-sysctrl", 40452159d27SMasahiro Yamada "simple-mfd", "syscon"; 405cd62214dSMasahiro Yamada reg = <0x61840000 0x10000>; 40652159d27SMasahiro Yamada 40752159d27SMasahiro Yamada sys_clk: clock { 40852159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20-clock"; 40952159d27SMasahiro Yamada #clock-cells = <1>; 41052159d27SMasahiro Yamada }; 41152159d27SMasahiro Yamada 41252159d27SMasahiro Yamada sys_rst: reset { 41352159d27SMasahiro Yamada compatible = "socionext,uniphier-ld20-reset"; 41452159d27SMasahiro Yamada #reset-cells = <1>; 41552159d27SMasahiro Yamada }; 416*6c9e46efSMasahiro Yamada 417*6c9e46efSMasahiro Yamada watchdog { 418*6c9e46efSMasahiro Yamada compatible = "socionext,uniphier-wdt"; 419*6c9e46efSMasahiro Yamada }; 42052159d27SMasahiro Yamada }; 421cd62214dSMasahiro Yamada 422cd62214dSMasahiro Yamada usb: usb@65b00000 { 423cd62214dSMasahiro Yamada compatible = "socionext,uniphier-ld20-dwc3"; 424cd62214dSMasahiro Yamada reg = <0x65b00000 0x1000>; 425cd62214dSMasahiro Yamada #address-cells = <1>; 426cd62214dSMasahiro Yamada #size-cells = <1>; 427cd62214dSMasahiro Yamada ranges; 428cd62214dSMasahiro Yamada pinctrl-names = "default"; 429cd62214dSMasahiro Yamada pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb1>, 430cd62214dSMasahiro Yamada <&pinctrl_usb2>, <&pinctrl_usb3>; 431cd62214dSMasahiro Yamada dwc3@65a00000 { 432cd62214dSMasahiro Yamada compatible = "snps,dwc3"; 433cd62214dSMasahiro Yamada reg = <0x65a00000 0x10000>; 434cd62214dSMasahiro Yamada interrupts = <0 134 4>; 4353444d1d4SMasahiro Yamada dr_mode = "host"; 436cd62214dSMasahiro Yamada tx-fifo-resize; 437cd62214dSMasahiro Yamada }; 438cd62214dSMasahiro Yamada }; 439cd62214dSMasahiro Yamada 440cd62214dSMasahiro Yamada nand: nand@68000000 { 4414e7f8de4SMasahiro Yamada compatible = "socionext,uniphier-denali-nand-v5b"; 442cd62214dSMasahiro Yamada status = "disabled"; 443cd62214dSMasahiro Yamada reg-names = "nand_data", "denali_reg"; 444cd62214dSMasahiro Yamada reg = <0x68000000 0x20>, <0x68100000 0x1000>; 445cd62214dSMasahiro Yamada interrupts = <0 65 4>; 446cd62214dSMasahiro Yamada pinctrl-names = "default"; 447cd62214dSMasahiro Yamada pinctrl-0 = <&pinctrl_nand>; 448cd62214dSMasahiro Yamada clocks = <&sys_clk 2>; 449cd62214dSMasahiro Yamada }; 45052159d27SMasahiro Yamada }; 45152159d27SMasahiro Yamada}; 45252159d27SMasahiro Yamada 453*6c9e46efSMasahiro Yamada#include "uniphier-pinctrl.dtsi" 454