1*4ddaa6ceSLokesh Vutla/* 2*4ddaa6ceSLokesh Vutla * MMC IOdelay values for TI's DRA72x, DRA71x and AM571x SoCs. 3*4ddaa6ceSLokesh Vutla * 4*4ddaa6ceSLokesh Vutla * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/ 5*4ddaa6ceSLokesh Vutla * 6*4ddaa6ceSLokesh Vutla * This program is free software; you can redistribute it and/or 7*4ddaa6ceSLokesh Vutla * modify it under the terms of the GNU General Public License as 8*4ddaa6ceSLokesh Vutla * published by the Free Software Foundation version 2. 9*4ddaa6ceSLokesh Vutla * 10*4ddaa6ceSLokesh Vutla * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11*4ddaa6ceSLokesh Vutla * kind, whether express or implied; without even the implied warranty 12*4ddaa6ceSLokesh Vutla * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13*4ddaa6ceSLokesh Vutla * GNU General Public License for more details. 14*4ddaa6ceSLokesh Vutla */ 15*4ddaa6ceSLokesh Vutla 16*4ddaa6ceSLokesh Vutla/* 17*4ddaa6ceSLokesh Vutla * Rules for modifying this file: 18*4ddaa6ceSLokesh Vutla * a) Update of this file should typically correspond to a datamanual revision. 19*4ddaa6ceSLokesh Vutla * Datamanual revision that was used should be updated in comment below. 20*4ddaa6ceSLokesh Vutla * If there is no update to datamanual, do not update the values. If you 21*4ddaa6ceSLokesh Vutla * need to use values different from that recommended by the datamanual 22*4ddaa6ceSLokesh Vutla * for your design, then you should consider adding values to the device- 23*4ddaa6ceSLokesh Vutla * -tree file for your board directly. 24*4ddaa6ceSLokesh Vutla * b) We keep the mode names as close to the datamanual as possible. So 25*4ddaa6ceSLokesh Vutla * if the manual calls a mode, DDR50, or DDR or DDR 1.8v or DDR 3.3v, 26*4ddaa6ceSLokesh Vutla * we follow that in code too. 27*4ddaa6ceSLokesh Vutla * c) If the values change between multiple revisions of silicon, we add 28*4ddaa6ceSLokesh Vutla * a revision tag to both the new and old entry. Use 'rev10' for PG 1.0, 29*4ddaa6ceSLokesh Vutla * 'rev20' for PG 2.0 and so on. 30*4ddaa6ceSLokesh Vutla * d) The node name and node label should be the exact same string. This is 31*4ddaa6ceSLokesh Vutla * to curb naming creativity and achieve consistency. 32*4ddaa6ceSLokesh Vutla * e) If in future, DRA71x and DRA72x values differ, then add 'dra71_' and 33*4ddaa6ceSLokesh Vutla * 'dra72_' tag to entries. Both the new and old entries should gain a tag. 34*4ddaa6ceSLokesh Vutla * 35*4ddaa6ceSLokesh Vutla * Datamanual Revisions: 36*4ddaa6ceSLokesh Vutla * 37*4ddaa6ceSLokesh Vutla * AM571x Silicon Revision 2.0: SPRS957D, Revised January 2017 38*4ddaa6ceSLokesh Vutla * AM571x Silicon Revision 1.0: SPRS919M, Revised November 2017 39*4ddaa6ceSLokesh Vutla * DRA71x : SPRS960B, Revised February 2017 40*4ddaa6ceSLokesh Vutla */ 41*4ddaa6ceSLokesh Vutla 42*4ddaa6ceSLokesh Vutla&dra7_pmx_core { 43*4ddaa6ceSLokesh Vutla mmc1_pins_default: mmc1_pins_default { 44*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 45*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 46*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 47*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 48*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 49*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 50*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 51*4ddaa6ceSLokesh Vutla >; 52*4ddaa6ceSLokesh Vutla }; 53*4ddaa6ceSLokesh Vutla 54*4ddaa6ceSLokesh Vutla mmc1_pins_sdr12: mmc1_pins_sdr12 { 55*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 56*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 57*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 58*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 59*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 60*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 61*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 62*4ddaa6ceSLokesh Vutla >; 63*4ddaa6ceSLokesh Vutla }; 64*4ddaa6ceSLokesh Vutla 65*4ddaa6ceSLokesh Vutla mmc1_pins_hs: mmc1_pins_hs { 66*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 67*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 68*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 69*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 70*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 71*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 72*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 73*4ddaa6ceSLokesh Vutla >; 74*4ddaa6ceSLokesh Vutla }; 75*4ddaa6ceSLokesh Vutla 76*4ddaa6ceSLokesh Vutla mmc1_pins_sdr25: mmc1_pins_sdr25 { 77*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 78*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 79*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 80*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 81*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 82*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 83*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 84*4ddaa6ceSLokesh Vutla >; 85*4ddaa6ceSLokesh Vutla }; 86*4ddaa6ceSLokesh Vutla 87*4ddaa6ceSLokesh Vutla mmc1_pins_sdr50: mmc1_pins_sdr50 { 88*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 89*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_clk.clk */ 90*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_cmd.cmd */ 91*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_dat0.dat0 */ 92*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_dat1.dat1 */ 93*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_dat2.dat2 */ 94*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE15 | MUX_MODE0) /* mmc1_dat3.dat3 */ 95*4ddaa6ceSLokesh Vutla >; 96*4ddaa6ceSLokesh Vutla }; 97*4ddaa6ceSLokesh Vutla 98*4ddaa6ceSLokesh Vutla mmc1_pins_ddr50_rev10: mmc1_pins_ddr50_rev10 { 99*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 100*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_clk.mmc1_clk */ 101*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_cmd.mmc1_cmd */ 102*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375C, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_dat0.mmc1_dat0 */ 103*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_dat1.mmc1_dat1 */ 104*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_dat2.mmc1_dat2 */ 105*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE14 | MUX_MODE0) /* mmc1_dat3.mmc1_dat3 */ 106*4ddaa6ceSLokesh Vutla >; 107*4ddaa6ceSLokesh Vutla }; 108*4ddaa6ceSLokesh Vutla 109*4ddaa6ceSLokesh Vutla mmc1_pins_ddr50_rev20: mmc1_pins_ddr50_rev20 { 110*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 111*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_clk.clk */ 112*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_cmd.cmd */ 113*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat0.dat0 */ 114*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat1.dat1 */ 115*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat2.dat2 */ 116*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat3.dat3 */ 117*4ddaa6ceSLokesh Vutla >; 118*4ddaa6ceSLokesh Vutla }; 119*4ddaa6ceSLokesh Vutla 120*4ddaa6ceSLokesh Vutla mmc1_pins_sdr104: mmc1_pins_sdr104 { 121*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 122*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_clk.clk */ 123*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_cmd.cmd */ 124*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat0.dat0 */ 125*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat1.dat1 */ 126*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat2.dat2 */ 127*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE0) /* mmc1_dat3.dat3 */ 128*4ddaa6ceSLokesh Vutla >; 129*4ddaa6ceSLokesh Vutla }; 130*4ddaa6ceSLokesh Vutla 131*4ddaa6ceSLokesh Vutla mmc2_pins_default: mmc2_pins_default { 132*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 133*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a23.mmc2_clk */ 134*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */ 135*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */ 136*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */ 137*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */ 138*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */ 139*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */ 140*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */ 141*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */ 142*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */ 143*4ddaa6ceSLokesh Vutla >; 144*4ddaa6ceSLokesh Vutla }; 145*4ddaa6ceSLokesh Vutla 146*4ddaa6ceSLokesh Vutla mmc2_pins_hs: mmc2_pins_hs { 147*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 148*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a23.mmc2_clk */ 149*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */ 150*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */ 151*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */ 152*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */ 153*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */ 154*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */ 155*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */ 156*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */ 157*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */ 158*4ddaa6ceSLokesh Vutla >; 159*4ddaa6ceSLokesh Vutla }; 160*4ddaa6ceSLokesh Vutla 161*4ddaa6ceSLokesh Vutla mmc2_pins_ddr_rev10: mmc2_pins_ddr_rev10 { 162*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 163*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */ 164*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */ 165*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */ 166*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */ 167*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a23.mmc2_clk */ 168*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */ 169*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */ 170*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */ 171*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */ 172*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */ 173*4ddaa6ceSLokesh Vutla >; 174*4ddaa6ceSLokesh Vutla }; 175*4ddaa6ceSLokesh Vutla 176*4ddaa6ceSLokesh Vutla mmc2_pins_ddr_rev20: mmc2_pins_ddr_rev20 { 177*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 178*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a23.mmc2_clk */ 179*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */ 180*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */ 181*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */ 182*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */ 183*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */ 184*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */ 185*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */ 186*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */ 187*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */ 188*4ddaa6ceSLokesh Vutla >; 189*4ddaa6ceSLokesh Vutla }; 190*4ddaa6ceSLokesh Vutla 191*4ddaa6ceSLokesh Vutla mmc2_pins_hs200: mmc2_pins_hs200 { 192*4ddaa6ceSLokesh Vutla pinctrl-single,pins = < 193*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a23.mmc2_clk */ 194*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */ 195*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */ 196*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */ 197*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */ 198*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */ 199*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */ 200*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */ 201*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */ 202*4ddaa6ceSLokesh Vutla DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MODE_SELECT | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */ 203*4ddaa6ceSLokesh Vutla >; 204*4ddaa6ceSLokesh Vutla }; 205*4ddaa6ceSLokesh Vutla}; 206*4ddaa6ceSLokesh Vutla 207*4ddaa6ceSLokesh Vutla&dra7_iodelay_core { 208*4ddaa6ceSLokesh Vutla 209*4ddaa6ceSLokesh Vutla /* Corresponds to MMC1_MANUAL1 in datamanual */ 210*4ddaa6ceSLokesh Vutla mmc1_iodelay_ddr50_conf: mmc1_iodelay_ddr50_conf { 211*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 212*4ddaa6ceSLokesh Vutla 0x618 A_DELAY_PS(588) G_DELAY_PS(0) /* CFG_MMC1_CLK_IN */ 213*4ddaa6ceSLokesh Vutla 0x624 A_DELAY_PS(1000) G_DELAY_PS(0) /* CFG_MMC1_CMD_IN */ 214*4ddaa6ceSLokesh Vutla 0x630 A_DELAY_PS(1375) G_DELAY_PS(0) /* CFG_MMC1_DAT0_IN */ 215*4ddaa6ceSLokesh Vutla 0x63C A_DELAY_PS(1000) G_DELAY_PS(0) /* CFG_MMC1_DAT1_IN */ 216*4ddaa6ceSLokesh Vutla 0x648 A_DELAY_PS(1000) G_DELAY_PS(0) /* CFG_MMC1_DAT2_IN */ 217*4ddaa6ceSLokesh Vutla 0x654 A_DELAY_PS(1000) G_DELAY_PS(0) /* CFG_MMC1_DAT3_IN */ 218*4ddaa6ceSLokesh Vutla 0x620 A_DELAY_PS(1230) G_DELAY_PS(0) /* CFG_MMC1_CLK_OUT */ 219*4ddaa6ceSLokesh Vutla 0x62C A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_CMD_OUT */ 220*4ddaa6ceSLokesh Vutla 0x638 A_DELAY_PS(56) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OUT */ 221*4ddaa6ceSLokesh Vutla 0x644 A_DELAY_PS(76) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OUT */ 222*4ddaa6ceSLokesh Vutla 0x650 A_DELAY_PS(91) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OUT */ 223*4ddaa6ceSLokesh Vutla 0x65C A_DELAY_PS(99) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OUT */ 224*4ddaa6ceSLokesh Vutla 0x628 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_CMD_OEN */ 225*4ddaa6ceSLokesh Vutla 0x634 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OEN */ 226*4ddaa6ceSLokesh Vutla 0x640 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OEN */ 227*4ddaa6ceSLokesh Vutla 0x64C A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OEN */ 228*4ddaa6ceSLokesh Vutla 0x658 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OEN */ 229*4ddaa6ceSLokesh Vutla >; 230*4ddaa6ceSLokesh Vutla }; 231*4ddaa6ceSLokesh Vutla 232*4ddaa6ceSLokesh Vutla /* Corresponds to MMC1_MANUAL2 in datamanual */ 233*4ddaa6ceSLokesh Vutla mmc1_iodelay_sdr104_rev10_conf: mmc1_iodelay_sdr104_rev10_conf { 234*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 235*4ddaa6ceSLokesh Vutla 0x620 A_DELAY_PS(560) G_DELAY_PS(365) /* CFG_MMC1_CLK_OUT */ 236*4ddaa6ceSLokesh Vutla 0x62c A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_CMD_OUT */ 237*4ddaa6ceSLokesh Vutla 0x638 A_DELAY_PS(29) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OUT */ 238*4ddaa6ceSLokesh Vutla 0x644 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OUT */ 239*4ddaa6ceSLokesh Vutla 0x650 A_DELAY_PS(47) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OUT */ 240*4ddaa6ceSLokesh Vutla 0x65c A_DELAY_PS(30) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OUT */ 241*4ddaa6ceSLokesh Vutla 0x628 A_DELAY_PS(125) G_DELAY_PS(0) /* CFG_MMC1_CMD_OEN */ 242*4ddaa6ceSLokesh Vutla 0x634 A_DELAY_PS(43) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OEN */ 243*4ddaa6ceSLokesh Vutla 0x640 A_DELAY_PS(433) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OEN */ 244*4ddaa6ceSLokesh Vutla 0x64c A_DELAY_PS(287) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OEN */ 245*4ddaa6ceSLokesh Vutla 0x658 A_DELAY_PS(351) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OEN */ 246*4ddaa6ceSLokesh Vutla >; 247*4ddaa6ceSLokesh Vutla }; 248*4ddaa6ceSLokesh Vutla 249*4ddaa6ceSLokesh Vutla /* Corresponds to MMC1_MANUAL2 in datamanual */ 250*4ddaa6ceSLokesh Vutla mmc1_iodelay_sdr104_rev20_conf: mmc1_iodelay_sdr104_rev20_conf { 251*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 252*4ddaa6ceSLokesh Vutla 0x620 A_DELAY_PS(520) G_DELAY_PS(320) /* CFG_MMC1_CLK_OUT */ 253*4ddaa6ceSLokesh Vutla 0x62c A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_CMD_OUT */ 254*4ddaa6ceSLokesh Vutla 0x638 A_DELAY_PS(40) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OUT */ 255*4ddaa6ceSLokesh Vutla 0x644 A_DELAY_PS(83) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OUT */ 256*4ddaa6ceSLokesh Vutla 0x650 A_DELAY_PS(98) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OUT */ 257*4ddaa6ceSLokesh Vutla 0x65c A_DELAY_PS(106) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OUT */ 258*4ddaa6ceSLokesh Vutla 0x628 A_DELAY_PS(51) G_DELAY_PS(0) /* CFG_MMC1_CMD_OEN */ 259*4ddaa6ceSLokesh Vutla 0x634 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_MMC1_DAT0_OEN */ 260*4ddaa6ceSLokesh Vutla 0x640 A_DELAY_PS(363) G_DELAY_PS(0) /* CFG_MMC1_DAT1_OEN */ 261*4ddaa6ceSLokesh Vutla 0x64c A_DELAY_PS(199) G_DELAY_PS(0) /* CFG_MMC1_DAT2_OEN */ 262*4ddaa6ceSLokesh Vutla 0x658 A_DELAY_PS(273) G_DELAY_PS(0) /* CFG_MMC1_DAT3_OEN */ 263*4ddaa6ceSLokesh Vutla >; 264*4ddaa6ceSLokesh Vutla }; 265*4ddaa6ceSLokesh Vutla 266*4ddaa6ceSLokesh Vutla /* Corresponds to MMC2_MANUAL1 in datamanual */ 267*4ddaa6ceSLokesh Vutla mmc2_iodelay_ddr_conf: mmc2_iodelay_ddr_conf { 268*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 269*4ddaa6ceSLokesh Vutla 0x18c A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A19_IN */ 270*4ddaa6ceSLokesh Vutla 0x1a4 A_DELAY_PS(119) G_DELAY_PS(0) /* CFG_GPMC_A20_IN */ 271*4ddaa6ceSLokesh Vutla 0x1b0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A21_IN */ 272*4ddaa6ceSLokesh Vutla 0x1bc A_DELAY_PS(18) G_DELAY_PS(0) /* CFG_GPMC_A22_IN */ 273*4ddaa6ceSLokesh Vutla 0x1c8 A_DELAY_PS(894) G_DELAY_PS(0) /* CFG_GPMC_A23_IN */ 274*4ddaa6ceSLokesh Vutla 0x1d4 A_DELAY_PS(30) G_DELAY_PS(0) /* CFG_GPMC_A24_IN */ 275*4ddaa6ceSLokesh Vutla 0x1e0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_IN */ 276*4ddaa6ceSLokesh Vutla 0x1ec A_DELAY_PS(23) G_DELAY_PS(0) /* CFG_GPMC_A26_IN */ 277*4ddaa6ceSLokesh Vutla 0x1f8 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_IN */ 278*4ddaa6ceSLokesh Vutla 0x360 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_CS1_IN */ 279*4ddaa6ceSLokesh Vutla 0x194 A_DELAY_PS(152) G_DELAY_PS(0) /* CFG_GPMC_A19_OUT */ 280*4ddaa6ceSLokesh Vutla 0x1ac A_DELAY_PS(206) G_DELAY_PS(0) /* CFG_GPMC_A20_OUT */ 281*4ddaa6ceSLokesh Vutla 0x1b8 A_DELAY_PS(78) G_DELAY_PS(0) /* CFG_GPMC_A21_OUT */ 282*4ddaa6ceSLokesh Vutla 0x1c4 A_DELAY_PS(2) G_DELAY_PS(0) /* CFG_GPMC_A22_OUT */ 283*4ddaa6ceSLokesh Vutla 0x1d0 A_DELAY_PS(266) G_DELAY_PS(0) /* CFG_GPMC_A23_OUT */ 284*4ddaa6ceSLokesh Vutla 0x1dc A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A24_OUT */ 285*4ddaa6ceSLokesh Vutla 0x1e8 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_OUT */ 286*4ddaa6ceSLokesh Vutla 0x1f4 A_DELAY_PS(43) G_DELAY_PS(0) /* CFG_GPMC_A26_OUT */ 287*4ddaa6ceSLokesh Vutla 0x200 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_OUT */ 288*4ddaa6ceSLokesh Vutla 0x368 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_CS1_OUT */ 289*4ddaa6ceSLokesh Vutla 0x190 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A19_OEN */ 290*4ddaa6ceSLokesh Vutla 0x1a8 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A20_OEN */ 291*4ddaa6ceSLokesh Vutla 0x1b4 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A21_OEN */ 292*4ddaa6ceSLokesh Vutla 0x1c0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A22_OEN */ 293*4ddaa6ceSLokesh Vutla 0x1d8 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A24_OEN */ 294*4ddaa6ceSLokesh Vutla 0x1e4 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_OEN */ 295*4ddaa6ceSLokesh Vutla 0x1f0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A26_OEN */ 296*4ddaa6ceSLokesh Vutla 0x1fc A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_OEN */ 297*4ddaa6ceSLokesh Vutla 0x364 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_CS1_OEN */ 298*4ddaa6ceSLokesh Vutla >; 299*4ddaa6ceSLokesh Vutla }; 300*4ddaa6ceSLokesh Vutla 301*4ddaa6ceSLokesh Vutla /* Corresponds to MMC2_MANUAL3 in datamanual */ 302*4ddaa6ceSLokesh Vutla mmc2_iodelay_hs200_rev10_conf: mmc2_iodelay_hs200_rev10_conf { 303*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 304*4ddaa6ceSLokesh Vutla 0x194 A_DELAY_PS(150) G_DELAY_PS(95) /* CFG_GPMC_A19_OUT */ 305*4ddaa6ceSLokesh Vutla 0x1ac A_DELAY_PS(250) G_DELAY_PS(0) /* CFG_GPMC_A20_OUT */ 306*4ddaa6ceSLokesh Vutla 0x1b8 A_DELAY_PS(125) G_DELAY_PS(0) /* CFG_GPMC_A21_OUT */ 307*4ddaa6ceSLokesh Vutla 0x1c4 A_DELAY_PS(100) G_DELAY_PS(0) /* CFG_GPMC_A22_OUT */ 308*4ddaa6ceSLokesh Vutla 0x1d0 A_DELAY_PS(870) G_DELAY_PS(415) /* CFG_GPMC_A23_OUT */ 309*4ddaa6ceSLokesh Vutla 0x1dc A_DELAY_PS(30) G_DELAY_PS(0) /* CFG_GPMC_A24_OUT */ 310*4ddaa6ceSLokesh Vutla 0x1e8 A_DELAY_PS(200) G_DELAY_PS(0) /* CFG_GPMC_A25_OUT */ 311*4ddaa6ceSLokesh Vutla 0x1f4 A_DELAY_PS(200) G_DELAY_PS(0) /* CFG_GPMC_A26_OUT */ 312*4ddaa6ceSLokesh Vutla 0x200 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_OUT */ 313*4ddaa6ceSLokesh Vutla 0x368 A_DELAY_PS(240) G_DELAY_PS(0) /* CFG_GPMC_CS1_OUT */ 314*4ddaa6ceSLokesh Vutla 0x190 A_DELAY_PS(695) G_DELAY_PS(0) /* CFG_GPMC_A19_OEN */ 315*4ddaa6ceSLokesh Vutla 0x1a8 A_DELAY_PS(924) G_DELAY_PS(0) /* CFG_GPMC_A20_OEN */ 316*4ddaa6ceSLokesh Vutla 0x1b4 A_DELAY_PS(719) G_DELAY_PS(0) /* CFG_GPMC_A21_OEN */ 317*4ddaa6ceSLokesh Vutla 0x1c0 A_DELAY_PS(824) G_DELAY_PS(0) /* CFG_GPMC_A22_OEN */ 318*4ddaa6ceSLokesh Vutla 0x1d8 A_DELAY_PS(877) G_DELAY_PS(0) /* CFG_GPMC_A24_OEN */ 319*4ddaa6ceSLokesh Vutla 0x1e4 A_DELAY_PS(446) G_DELAY_PS(0) /* CFG_GPMC_A25_OEN */ 320*4ddaa6ceSLokesh Vutla 0x1f0 A_DELAY_PS(847) G_DELAY_PS(0) /* CFG_GPMC_A26_OEN */ 321*4ddaa6ceSLokesh Vutla 0x1fc A_DELAY_PS(586) G_DELAY_PS(0) /* CFG_GPMC_A27_OEN */ 322*4ddaa6ceSLokesh Vutla 0x364 A_DELAY_PS(1039) G_DELAY_PS(0) /* CFG_GPMC_CS1_OEN */ 323*4ddaa6ceSLokesh Vutla >; 324*4ddaa6ceSLokesh Vutla }; 325*4ddaa6ceSLokesh Vutla 326*4ddaa6ceSLokesh Vutla /* Corresponds to MMC2_MANUAL3 in datamanual */ 327*4ddaa6ceSLokesh Vutla mmc2_iodelay_hs200_rev20_conf: mmc2_iodelay_hs200_rev20_conf { 328*4ddaa6ceSLokesh Vutla pinctrl-pin-array = < 329*4ddaa6ceSLokesh Vutla 0x194 A_DELAY_PS(285) G_DELAY_PS(0) /* CFG_GPMC_A19_OUT */ 330*4ddaa6ceSLokesh Vutla 0x1ac A_DELAY_PS(189) G_DELAY_PS(0) /* CFG_GPMC_A20_OUT */ 331*4ddaa6ceSLokesh Vutla 0x1b8 A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A21_OUT */ 332*4ddaa6ceSLokesh Vutla 0x1c4 A_DELAY_PS(0) G_DELAY_PS(70) /* CFG_GPMC_A22_OUT */ 333*4ddaa6ceSLokesh Vutla 0x1d0 A_DELAY_PS(730) G_DELAY_PS(360) /* CFG_GPMC_A23_OUT */ 334*4ddaa6ceSLokesh Vutla 0x1dc A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A24_OUT */ 335*4ddaa6ceSLokesh Vutla 0x1e8 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_OUT */ 336*4ddaa6ceSLokesh Vutla 0x1f4 A_DELAY_PS(70) G_DELAY_PS(0) /* CFG_GPMC_A26_OUT */ 337*4ddaa6ceSLokesh Vutla 0x200 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_OUT */ 338*4ddaa6ceSLokesh Vutla 0x368 A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_CS1_OUT */ 339*4ddaa6ceSLokesh Vutla 0x190 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A19_OEN */ 340*4ddaa6ceSLokesh Vutla 0x1a8 A_DELAY_PS(231) G_DELAY_PS(0) /* CFG_GPMC_A20_OEN */ 341*4ddaa6ceSLokesh Vutla 0x1b4 A_DELAY_PS(39) G_DELAY_PS(0) /* CFG_GPMC_A21_OEN */ 342*4ddaa6ceSLokesh Vutla 0x1c0 A_DELAY_PS(91) G_DELAY_PS(0) /* CFG_GPMC_A22_OEN */ 343*4ddaa6ceSLokesh Vutla 0x1d8 A_DELAY_PS(176) G_DELAY_PS(0) /* CFG_GPMC_A24_OEN */ 344*4ddaa6ceSLokesh Vutla 0x1e4 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_OEN */ 345*4ddaa6ceSLokesh Vutla 0x1f0 A_DELAY_PS(101) G_DELAY_PS(0) /* CFG_GPMC_A26_OEN */ 346*4ddaa6ceSLokesh Vutla 0x1fc A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A27_OEN */ 347*4ddaa6ceSLokesh Vutla 0x364 A_DELAY_PS(360) G_DELAY_PS(0) /* CFG_GPMC_CS1_OEN */ 348*4ddaa6ceSLokesh Vutla >; 349*4ddaa6ceSLokesh Vutla }; 350*4ddaa6ceSLokesh Vutla}; 351