1// SPDX-License-Identifier: GPL-2.0+ 2#include <dt-bindings/interrupt-controller/arm-gic.h> 3#include <dt-bindings/gpio/aspeed-gpio.h> 4#include "skeleton.dtsi" 5 6/ { 7 model = "Aspeed BMC"; 8 compatible = "aspeed,ast2600"; 9 #address-cells = <1>; 10 #size-cells = <1>; 11 interrupt-parent = <&gic>; 12 13 aliases { 14 i2c0 = &i2c0; 15 i2c1 = &i2c1; 16 i2c2 = &i2c2; 17 i2c3 = &i2c3; 18 i2c4 = &i2c4; 19 i2c5 = &i2c5; 20 i2c6 = &i2c6; 21 i2c7 = &i2c7; 22 i2c8 = &i2c8; 23 i2c9 = &i2c9; 24 i2c10 = &i2c10; 25 i2c11 = &i2c11; 26 i2c12 = &i2c12; 27 i2c13 = &i2c13; 28 i2c14 = &i2c14; 29 i2c15 = &i2c15; 30 serial0 = &uart1; 31 serial1 = &uart2; 32 serial2 = &uart3; 33 serial3 = &uart4; 34 serial4 = &uart5; 35 serial5 = &uart6; 36 serial6 = &uart7; 37 serial7 = &uart8; 38 serial8 = &uart9; 39 serial9 = &uart10; 40 serial10 = &uart11; 41 serial11 = &uart12; 42 serial12 = &uart13; 43 }; 44 45 cpus { 46 #address-cells = <1>; 47 #size-cells = <0>; 48 enable-method = "aspeed,ast2600-smp"; 49 50 cpu@0 { 51 compatible = "arm,cortex-a7"; 52 device_type = "cpu"; 53 reg = <0>; 54 }; 55 56 cpu@1 { 57 compatible = "arm,cortex-a7"; 58 device_type = "cpu"; 59 reg = <1>; 60 }; 61 62 }; 63 64 timer { 65 compatible = "arm,armv7-timer"; 66 interrupt-parent = <&gic>; 67 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 68 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 69 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 70 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 71 }; 72 73 reserved-memory { 74 #address-cells = <1>; 75 #size-cells = <1>; 76 ranges; 77 78 gfx_memory: framebuffer { 79 size = <0x01000000>; 80 alignment = <0x01000000>; 81 compatible = "shared-dma-pool"; 82 reusable; 83 }; 84 85 video_memory: video { 86 size = <0x04000000>; 87 alignment = <0x01000000>; 88 compatible = "shared-dma-pool"; 89 no-map; 90 }; 91 }; 92 93 ahb { 94 compatible = "simple-bus"; 95 #address-cells = <1>; 96 #size-cells = <1>; 97 device_type = "soc"; 98 ranges; 99 100 gic: interrupt-controller@40461000 { 101 compatible = "arm,cortex-a7-gic"; 102 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 103 #interrupt-cells = <3>; 104 interrupt-controller; 105 interrupt-parent = <&gic>; 106 reg = <0x40461000 0x1000>, 107 <0x40462000 0x1000>, 108 <0x40464000 0x2000>, 109 <0x40466000 0x2000>; 110 }; 111 112 ahbc: ahbc@1e600000 { 113 compatible = "aspeed,aspeed-ahbc"; 114 reg = < 0x1e600000 0x100>; 115 }; 116 117 fmc: flash-controller@1e620000 { 118 reg = < 0x1e620000 0xc4 119 0x20000000 0x10000000 >; 120 #address-cells = <1>; 121 #size-cells = <0>; 122 compatible = "aspeed,ast2600-fmc"; 123 status = "disabled"; 124 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 125 clocks = <&scu ASPEED_CLK_AHB>; 126 num-cs = <3>; 127 flash@0 { 128 reg = < 0 >; 129 compatible = "jedec,spi-nor"; 130 status = "disabled"; 131 }; 132 flash@1 { 133 reg = < 1 >; 134 compatible = "jedec,spi-nor"; 135 status = "disabled"; 136 }; 137 flash@2 { 138 reg = < 2 >; 139 compatible = "jedec,spi-nor"; 140 status = "disabled"; 141 }; 142 }; 143 144 spi1: flash-controller@1e630000 { 145 reg = < 0x1e630000 0xc4 146 0x30000000 0x08000000 >; 147 #address-cells = <1>; 148 #size-cells = <0>; 149 compatible = "aspeed,ast2600-spi"; 150 clocks = <&scu ASPEED_CLK_AHB>; 151 num-cs = <2>; 152 status = "disabled"; 153 flash@0 { 154 reg = < 0 >; 155 compatible = "jedec,spi-nor"; 156 status = "disabled"; 157 }; 158 flash@1 { 159 reg = < 1 >; 160 compatible = "jedec,spi-nor"; 161 status = "disabled"; 162 }; 163 }; 164 165 spi2: flash-controller@1e631000 { 166 reg = < 0x1e631000 0xc4 167 0x50000000 0x08000000 >; 168 #address-cells = <1>; 169 #size-cells = <0>; 170 compatible = "aspeed,ast2600-spi"; 171 clocks = <&scu ASPEED_CLK_AHB>; 172 num-cs = <3>; 173 status = "disabled"; 174 flash@0 { 175 reg = < 0 >; 176 compatible = "jedec,spi-nor"; 177 status = "disabled"; 178 }; 179 flash@1 { 180 reg = < 1 >; 181 compatible = "jedec,spi-nor"; 182 status = "disabled"; 183 }; 184 flash@2 { 185 reg = < 2 >; 186 compatible = "jedec,spi-nor"; 187 status = "disabled"; 188 }; 189 }; 190 191 edac: sdram@1e6e0000 { 192 compatible = "aspeed,ast2600-sdram-edac"; 193 reg = <0x1e6e0000 0x174>; 194 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 195 }; 196 197 mdio: ethernet@1e650000 { 198 compatible = "aspeed,aspeed-mdio"; 199 reg = <0x1e650000 0x40>; 200 resets = <&rst ASPEED_RESET_MII>; 201 status = "disabled"; 202 }; 203 204 mac0: ftgmac@1e660000 { 205 compatible = "aspeed,ast2600-mac", "faraday,ftgmac100"; 206 reg = <0x1e660000 0x180>, <0x1e650000 0x4>; 207 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 208 clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>; 209 status = "disabled"; 210 }; 211 212 mac1: ftgmac@1e680000 { 213 compatible = "aspeed,ast2600-mac", "faraday,ftgmac100"; 214 reg = <0x1e680000 0x180>, <0x1e650008 0x4>; 215 #address-cells = <1>; 216 #size-cells = <0>; 217 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 218 clocks = <&scu ASPEED_CLK_GATE_MAC2CLK>; 219 status = "disabled"; 220 }; 221 222 mac2: ftgmac@1e670000 { 223 compatible = "aspeed,ast2600-mac", "faraday,ftgmac100"; 224 reg = <0x1e670000 0x180>, <0x1e650010 0x4>; 225 #address-cells = <1>; 226 #size-cells = <0>; 227 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 228 clocks = <&scu ASPEED_CLK_GATE_MAC3CLK>; 229 status = "disabled"; 230 }; 231 232 mac3: ftgmac@1e690000 { 233 compatible = "aspeed,ast2600-mac", "faraday,ftgmac100"; 234 reg = <0x1e690000 0x180>, <0x1e650018 0x4>; 235 #address-cells = <1>; 236 #size-cells = <0>; 237 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 238 clocks = <&scu ASPEED_CLK_GATE_MAC4CLK>; 239 status = "disabled"; 240 }; 241 242 ehci0: usb@1e6a1000 { 243 compatible = "aspeed,aspeed-ehci", "usb-ehci"; 244 reg = <0x1e6a1000 0x100>; 245 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 246 clocks = <&scu ASPEED_CLK_GATE_USBPORT1CLK>; 247 pinctrl-names = "default"; 248 pinctrl-0 = <&pinctrl_usb2ah_default>; 249 status = "disabled"; 250 }; 251 252 ehci1: usb@1e6a3000 { 253 compatible = "aspeed,aspeed-ehci", "usb-ehci"; 254 reg = <0x1e6a3000 0x100>; 255 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 256 clocks = <&scu ASPEED_CLK_GATE_USBPORT2CLK>; 257 pinctrl-names = "default"; 258 pinctrl-0 = <&pinctrl_usb2bh_default>; 259 status = "disabled"; 260 }; 261 262 apb { 263 compatible = "simple-bus"; 264 #address-cells = <1>; 265 #size-cells = <1>; 266 ranges; 267 268 syscon: syscon@1e6e2000 { 269 compatible = "aspeed,g6-scu", "syscon", "simple-mfd"; 270 reg = <0x1e6e2000 0x1000>; 271 #address-cells = <1>; 272 #size-cells = <1>; 273 #clock-cells = <1>; 274 #reset-cells = <1>; 275 ranges = <0 0x1e6e2000 0x1000>; 276 277 pinctrl: pinctrl { 278 compatible = "aspeed,g6-pinctrl"; 279 aspeed,external-nodes = <&gfx &lhc>; 280 281 }; 282 283 vga_scratch: scratch { 284 compatible = "aspeed,bmc-misc"; 285 }; 286 287 scu_ic0: interrupt-controller@0 { 288 #interrupt-cells = <1>; 289 compatible = "aspeed,ast2600-scu-ic"; 290 reg = <0x560 0x10>; 291 interrupt-parent = <&gic>; 292 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 293 interrupt-controller; 294 }; 295 296 scu_ic1: interrupt-controller@1 { 297 #interrupt-cells = <1>; 298 compatible = "aspeed,ast2600-scu-ic"; 299 reg = <0x570 0x10>; 300 interrupt-parent = <&gic>; 301 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 302 interrupt-controller; 303 }; 304 305 }; 306 307 smp-memram@0 { 308 compatible = "aspeed,ast2600-smpmem", "syscon"; 309 reg = <0x1e6e2180 0x40>; 310 }; 311 312 gfx: display@1e6e6000 { 313 compatible = "aspeed,ast2500-gfx", "syscon"; 314 reg = <0x1e6e6000 0x1000>; 315 reg-io-width = <4>; 316 }; 317 318 pcie_bridge0: pcie@1e6ed000 { 319 compatible = "aspeed,ast2600-pcie"; 320 #address-cells = <3>; 321 #size-cells = <2>; 322 reg = <0x1e6ed000 0x100>; 323 ranges = <0x81000000 0x0 0x0 0x0 0x0 0x10000 /* downstream I/O */ 324 0x82000000 0x0 0x60000000 0x60000000 0x0 0x10000000>; /* non-prefetchable memory */ 325 device_type = "pci"; 326 bus-range = <0x00 0xff>; 327 resets = <&rst ASPEED_RESET_PCIE_DEV_O>; 328 cfg-handle = <&pcie_cfg0>; 329 pinctrl-names = "default"; 330 pinctrl-0 = <&pinctrl_pcie0rc_default>; 331 332 status = "disabled"; 333 }; 334 335 pcie_bridge1: pcie@1e6ed200 { 336 compatible = "aspeed,ast2600-pcie"; 337 #address-cells = <3>; 338 #size-cells = <2>; 339 reg = <0x1e6ed200 0x100>; 340 ranges = <0x81000000 0x0 0x0 0x10000 0x00 0x10000 /* downstream I/O */ 341 0x82000000 0x0 0x70000000 0x70000000 0x0 0x10000000>; /* non-prefetchable memory */ 342 device_type = "pci"; 343 bus-range = <0x00 0xff>; 344 resets = <&rst ASPEED_RESET_PCIE_RC_O>; 345 cfg-handle = <&pcie_cfg1>; 346 pinctrl-names = "default"; 347 pinctrl-0 = <&pinctrl_pcie1rc_default>; 348 349 status = "disabled"; 350 }; 351 352 sdhci: sdhci@1e740000 { 353 #interrupt-cells = <1>; 354 compatible = "aspeed,aspeed-sdhci-irq", "simple-mfd"; 355 reg = <0x1e740000 0x1000>; 356 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 357 interrupt-controller; 358 clocks = <&scu ASPEED_CLK_GATE_SDCLK>, <&scu ASPEED_CLK_GATE_SDEXTCLK>; 359 clock-names = "ctrlclk", "extclk"; 360 #address-cells = <1>; 361 #size-cells = <1>; 362 ranges = <0x0 0x1e740000 0x1000>; 363 364 sdhci_slot0: sdhci_slot0@100 { 365 compatible = "aspeed,sdhci-ast2600"; 366 reg = <0x100 0x100>; 367 interrupts = <0>; 368 interrupt-parent = <&sdhci>; 369 sdhci,auto-cmd12; 370 clocks = <&scu ASPEED_CLK_SDIO>; 371 status = "disabled"; 372 }; 373 374 sdhci_slot1: sdhci_slot1@200 { 375 compatible = "aspeed,sdhci-ast2600"; 376 reg = <0x200 0x100>; 377 interrupts = <1>; 378 interrupt-parent = <&sdhci>; 379 sdhci,auto-cmd12; 380 clocks = <&scu ASPEED_CLK_SDIO>; 381 status = "disabled"; 382 }; 383 }; 384 385 emmc: emmc@1e750000 { 386 #interrupt-cells = <1>; 387 compatible = "aspeed,aspeed-emmc-irq", "simple-mfd"; 388 reg = <0x1e750000 0x1000>; 389 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 390 interrupt-controller; 391 clocks = <&scu ASPEED_CLK_GATE_EMMCCLK>, <&scu ASPEED_CLK_GATE_EMMCEXTCLK>; 392 clock-names = "ctrlclk", "extclk"; 393 #address-cells = <1>; 394 #size-cells = <1>; 395 ranges = <0x0 0x1e750000 0x1000>; 396 397 emmc_slot0: emmc_slot0@100 { 398 compatible = "aspeed,emmc-ast2600"; 399 reg = <0x100 0x100>; 400 interrupts = <0>; 401 interrupt-parent = <&emmc>; 402 clocks = <&scu ASPEED_CLK_EMMC>; 403 status = "disabled"; 404 }; 405 }; 406 407 h2x: h2x@1e770000 { 408 compatible = "aspeed,ast2600-h2x"; 409 reg = <0x1e770000 0x100>; 410 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 411 resets = <&rst ASPEED_RESET_H2X>; 412 #address-cells = <1>; 413 #size-cells = <1>; 414 ranges = <0x0 0x1e770000 0x100>; 415 416 status = "disabled"; 417 418 pcie_cfg0: cfg0@80 { 419 reg = <0x80 0x80>; 420 compatible = "aspeed,ast2600-pcie-cfg"; 421 }; 422 423 pcie_cfg1: cfg1@C0 { 424 compatible = "aspeed,ast2600-pcie-cfg"; 425 reg = <0xC0 0x80>; 426 }; 427 }; 428 429 gpio0: gpio@1e780000 { 430 compatible = "aspeed,ast2600-gpio"; 431 reg = <0x1e780000 0x400>; 432 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 433 #gpio-cells = <2>; 434 gpio-controller; 435 interrupt-controller; 436 gpio-ranges = <&pinctrl 0 0 208>; 437 ngpios = <208>; 438 }; 439 440 gpio1: gpio@1e780800 { 441 compatible = "aspeed,ast2600-gpio"; 442 reg = <0x1e780800 0x800>; 443 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 444 #gpio-cells = <2>; 445 gpio-controller; 446 interrupt-controller; 447 gpio-ranges = <&pinctrl 0 208 36>; 448 ngpios = <36>; 449 }; 450 451 uart1: serial@1e783000 { 452 compatible = "ns16550a"; 453 reg = <0x1e783000 0x20>; 454 reg-shift = <2>; 455 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 456 clocks = <&scu ASPEED_CLK_GATE_UART1CLK>; 457 clock-frequency = <1846154>; 458 no-loopback-test; 459 status = "disabled"; 460 }; 461 462 uart5: serial@1e784000 { 463 compatible = "ns16550a"; 464 reg = <0x1e784000 0x1000>; 465 reg-shift = <2>; 466 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 467 clocks = <&scu ASPEED_CLK_GATE_UART5CLK>; 468 clock-frequency = <1846154>; 469 no-loopback-test; 470 status = "disabled"; 471 }; 472 473 wdt1: watchdog@1e785000 { 474 compatible = "aspeed,ast2600-wdt"; 475 reg = <0x1e785000 0x40>; 476 }; 477 478 wdt2: watchdog@1e785040 { 479 compatible = "aspeed,ast2600-wdt"; 480 reg = <0x1e785040 0x40>; 481 }; 482 483 wdt3: watchdog@1e785080 { 484 compatible = "aspeed,ast2600-wdt"; 485 reg = <0x1e785080 0x40>; 486 }; 487 488 wdt4: watchdog@1e7850C0 { 489 compatible = "aspeed,ast2600-wdt"; 490 reg = <0x1e7850C0 0x40>; 491 }; 492 493 lpc: lpc@1e789000 { 494 compatible = "aspeed,ast-lpc", "simple-mfd", "syscon"; 495 reg = <0x1e789000 0x200>; 496 497 #address-cells = <1>; 498 #size-cells = <1>; 499 ranges = <0x0 0x1e789000 0x1000>; 500 501 lpc_bmc: lpc-bmc@0 { 502 compatible = "aspeed,ast2600-lpc-bmc", "simple-mfd", "syscon"; 503 reg = <0x0 0x80>; 504 reg-io-width = <4>; 505 #address-cells = <1>; 506 #size-cells = <1>; 507 ranges = <0x0 0x0 0x80>; 508 509 kcs1: kcs1@0 { 510 compatible = "aspeed,ast2600-kcs-bmc"; 511 reg = <0x0 0x80>; 512 interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 513 kcs_chan = <1>; 514 kcs_addr = <0xCA0>; 515 status = "disabled"; 516 }; 517 518 kcs2: kcs2@0 { 519 compatible = "aspeed,ast2600-kcs-bmc"; 520 reg = <0x0 0x80>; 521 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 522 kcs_chan = <2>; 523 kcs_addr = <0xCA8>; 524 status = "disabled"; 525 }; 526 527 kcs3: kcs3@0 { 528 compatible = "aspeed,ast2600-kcs-bmc"; 529 reg = <0x0 0x80>; 530 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 531 kcs_chan = <3>; 532 kcs_addr = <0xCA2>; 533 }; 534 535 kcs4: kcs4@0 { 536 compatible = "aspeed,ast2600-kcs-bmc"; 537 reg = <0x0 0x120>; 538 interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; 539 kcs_chan = <4>; 540 kcs_addr = <0xCA4>; 541 status = "disabled"; 542 }; 543 544 }; 545 546 lpc_host: lpc-host@80 { 547 compatible = "aspeed,ast2600-lpc-host", "simple-mfd", "syscon"; 548 reg = <0x80 0x1e0>; 549 reg-io-width = <4>; 550 551 #address-cells = <1>; 552 #size-cells = <1>; 553 ranges = <0x0 0x80 0x1e0>; 554 555 lpc_ctrl: lpc-ctrl@0 { 556 compatible = "aspeed,ast2600-lpc-ctrl"; 557 reg = <0x0 0x80>; 558 status = "disabled"; 559 }; 560 561 lpc_snoop: lpc-snoop@0 { 562 compatible = "aspeed,ast2600-lpc-snoop"; 563 reg = <0x0 0x80>; 564 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 565 snoop-ports = <0x80>; 566 status = "disabled"; 567 }; 568 569 lhc: lhc@20 { 570 compatible = "aspeed,ast2600-lhc"; 571 reg = <0x20 0x24 0x48 0x8>; 572 }; 573 574 lpc_reset: reset-controller@18 { 575 compatible = "aspeed,ast2600-lpc-reset"; 576 reg = <0x18 0x4>; 577 #reset-cells = <1>; 578 status = "disabled"; 579 }; 580 581 ibt: ibt@c0 { 582 compatible = "aspeed,ast2600-ibt-bmc"; 583 reg = <0xc0 0x18>; 584 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 585 status = "disabled"; 586 }; 587 588 sio_regs: regs { 589 compatible = "aspeed,bmc-misc"; 590 }; 591 592 mbox: mbox@180 { 593 compatible = "aspeed,ast2600-mbox"; 594 reg = <0x180 0x5c>; 595 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 596 #mbox-cells = <1>; 597 status = "disabled"; 598 }; 599 }; 600 }; 601 602 uart2: serial@1e78d000 { 603 compatible = "ns16550a"; 604 reg = <0x1e78d000 0x20>; 605 reg-shift = <2>; 606 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 607 clocks = <&scu ASPEED_CLK_GATE_UART2CLK>; 608 clock-frequency = <1846154>; 609 no-loopback-test; 610 status = "disabled"; 611 }; 612 613 uart3: serial@1e78e000 { 614 compatible = "ns16550a"; 615 reg = <0x1e78e000 0x20>; 616 reg-shift = <2>; 617 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 618 clocks = <&scu ASPEED_CLK_GATE_UART3CLK>; 619 clock-frequency = <1846154>; 620 no-loopback-test; 621 status = "disabled"; 622 }; 623 624 uart4: serial@1e78f000 { 625 compatible = "ns16550a"; 626 reg = <0x1e78f000 0x20>; 627 reg-shift = <2>; 628 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 629 clocks = <&scu ASPEED_CLK_GATE_UART4CLK>; 630 clock-frequency = <1846154>; 631 no-loopback-test; 632 status = "disabled"; 633 }; 634 635 i2c: bus@1e78a000 { 636 compatible = "simple-bus"; 637 #address-cells = <1>; 638 #size-cells = <1>; 639 ranges = <0 0x1e78a000 0x1000>; 640 }; 641 642 fsim0: fsi@1e79b000 { 643 compatible = "aspeed,ast2600-fsi-master", "fsi-master"; 644 reg = <0x1e79b000 0x94>; 645 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 646 pinctrl-names = "default"; 647 pinctrl-0 = <&pinctrl_fsi1_default>; 648 clocks = <&scu ASPEED_CLK_GATE_FSICLK>; 649 status = "disabled"; 650 }; 651 652 fsim1: fsi@1e79b100 { 653 compatible = "aspeed,ast2600-fsi-master", "fsi-master"; 654 reg = <0x1e79b100 0x94>; 655 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 656 pinctrl-names = "default"; 657 pinctrl-0 = <&pinctrl_fsi2_default>; 658 clocks = <&scu ASPEED_CLK_GATE_FSICLK>; 659 status = "disabled"; 660 }; 661 662 uart6: serial@1e790000 { 663 compatible = "ns16550a"; 664 reg = <0x1e790000 0x20>; 665 reg-shift = <2>; 666 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 667 clocks = <&scu ASPEED_CLK_GATE_UART6CLK>; 668 clock-frequency = <1846154>; 669 no-loopback-test; 670 status = "disabled"; 671 }; 672 673 uart7: serial@1e790100 { 674 compatible = "ns16550a"; 675 reg = <0x1e790100 0x20>; 676 reg-shift = <2>; 677 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 678 clocks = <&scu ASPEED_CLK_GATE_UART7CLK>; 679 clock-frequency = <1846154>; 680 no-loopback-test; 681 status = "disabled"; 682 }; 683 684 uart8: serial@1e790200 { 685 compatible = "ns16550a"; 686 reg = <0x1e790200 0x20>; 687 reg-shift = <2>; 688 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 689 clocks = <&scu ASPEED_CLK_GATE_UART8CLK>; 690 clock-frequency = <1846154>; 691 no-loopback-test; 692 status = "disabled"; 693 }; 694 695 uart9: serial@1e790300 { 696 compatible = "ns16550a"; 697 reg = <0x1e790300 0x20>; 698 reg-shift = <2>; 699 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 700 clocks = <&scu ASPEED_CLK_GATE_UART9CLK>; 701 clock-frequency = <1846154>; 702 no-loopback-test; 703 status = "disabled"; 704 }; 705 706 uart10: serial@1e790400 { 707 compatible = "ns16550a"; 708 reg = <0x1e790400 0x20>; 709 reg-shift = <2>; 710 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 711 clocks = <&scu ASPEED_CLK_GATE_UART10CLK>; 712 clock-frequency = <1846154>; 713 no-loopback-test; 714 status = "disabled"; 715 }; 716 717 uart11: serial@1e790500 { 718 compatible = "ns16550a"; 719 reg = <0x1e790400 0x20>; 720 reg-shift = <2>; 721 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 722 clocks = <&scu ASPEED_CLK_GATE_UART11CLK>; 723 clock-frequency = <1846154>; 724 no-loopback-test; 725 status = "disabled"; 726 }; 727 728 uart12: serial@1e790600 { 729 compatible = "ns16550a"; 730 reg = <0x1e790600 0x20>; 731 reg-shift = <2>; 732 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 733 clocks = <&scu ASPEED_CLK_GATE_UART12CLK>; 734 clock-frequency = <1846154>; 735 no-loopback-test; 736 status = "disabled"; 737 }; 738 739 uart13: serial@1e790700 { 740 compatible = "ns16550a"; 741 reg = <0x1e790700 0x20>; 742 reg-shift = <2>; 743 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 744 clocks = <&scu ASPEED_CLK_GATE_UART13CLK>; 745 clock-frequency = <1846154>; 746 no-loopback-test; 747 status = "disabled"; 748 }; 749 750 display_port: dp@1e6eb000 { 751 compatible = "aspeed,ast2600-displayport"; 752 reg = <0x1e6eb000 0x200>; 753 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 754 resets = <&rst ASPEED_RESET_DP> ,<&rst ASPEED_RESET_DP_MCU>; 755 status = "disabled"; 756 }; 757 758 }; 759 760 }; 761 762}; 763 764&i2c { 765 i2cglobal: i2cg@00 { 766 compatible = "aspeed,ast2600-i2c-global"; 767 reg = <0x0 0x40>; 768 resets = <&rst ASPEED_RESET_I2C>; 769#if 0 770 new-mode; 771#endif 772 }; 773 774 i2c0: i2c@80 { 775 #address-cells = <1>; 776 #size-cells = <0>; 777 #interrupt-cells = <1>; 778 779 reg = <0x80 0x80 0xC00 0x20>; 780 compatible = "aspeed,ast2600-i2c-bus"; 781 bus-frequency = <100000>; 782 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 783 clocks = <&scu ASPEED_CLK_APB2>; 784 status = "disabled"; 785 }; 786 787 i2c1: i2c@100 { 788 #address-cells = <1>; 789 #size-cells = <0>; 790 #interrupt-cells = <1>; 791 792 reg = <0x100 0x80 0xC20 0x20>; 793 compatible = "aspeed,ast2600-i2c-bus"; 794 bus-frequency = <100000>; 795 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 796 clocks = <&scu ASPEED_CLK_APB2>; 797 status = "disabled"; 798 }; 799 800 i2c2: i2c@180 { 801 #address-cells = <1>; 802 #size-cells = <0>; 803 #interrupt-cells = <1>; 804 805 reg = <0x180 0x80 0xC40 0x20>; 806 compatible = "aspeed,ast2600-i2c-bus"; 807 bus-frequency = <100000>; 808 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 809 clocks = <&scu ASPEED_CLK_APB2>; 810 }; 811 812 i2c3: i2c@200 { 813 #address-cells = <1>; 814 #size-cells = <0>; 815 #interrupt-cells = <1>; 816 817 reg = <0x200 0x40 0xC60 0x20>; 818 compatible = "aspeed,ast2600-i2c-bus"; 819 bus-frequency = <100000>; 820 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 821 clocks = <&scu ASPEED_CLK_APB2>; 822 }; 823 824 i2c4: i2c@280 { 825 #address-cells = <1>; 826 #size-cells = <0>; 827 #interrupt-cells = <1>; 828 829 reg = <0x280 0x80 0xC80 0x20>; 830 compatible = "aspeed,ast2600-i2c-bus"; 831 bus-frequency = <100000>; 832 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 833 clocks = <&scu ASPEED_CLK_APB2>; 834 }; 835 836 i2c5: i2c@300 { 837 #address-cells = <1>; 838 #size-cells = <0>; 839 #interrupt-cells = <1>; 840 841 reg = <0x300 0x40 0xCA0 0x20>; 842 compatible = "aspeed,ast2600-i2c-bus"; 843 bus-frequency = <100000>; 844 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; 845 clocks = <&scu ASPEED_CLK_APB2>; 846 }; 847 848 i2c6: i2c@380 { 849 #address-cells = <1>; 850 #size-cells = <0>; 851 #interrupt-cells = <1>; 852 853 reg = <0x380 0x80 0xCC0 0x20>; 854 compatible = "aspeed,ast2600-i2c-bus"; 855 bus-frequency = <100000>; 856 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 857 clocks = <&scu ASPEED_CLK_APB2>; 858 }; 859 860 i2c7: i2c@400 { 861 #address-cells = <1>; 862 #size-cells = <0>; 863 #interrupt-cells = <1>; 864 865 reg = <0x400 0x80 0xCE0 0x20>; 866 compatible = "aspeed,ast2600-i2c-bus"; 867 bus-frequency = <100000>; 868 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 869 clocks = <&scu ASPEED_CLK_APB2>; 870 }; 871 872 i2c8: i2c@480 { 873 #address-cells = <1>; 874 #size-cells = <0>; 875 #interrupt-cells = <1>; 876 877 reg = <0x480 0x80 0xD00 0x20>; 878 compatible = "aspeed,ast2600-i2c-bus"; 879 bus-frequency = <100000>; 880 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 881 clocks = <&scu ASPEED_CLK_APB2>; 882 }; 883 884 i2c9: i2c@500 { 885 #address-cells = <1>; 886 #size-cells = <0>; 887 #interrupt-cells = <1>; 888 889 reg = <0x500 0x80 0xD20 0x20>; 890 compatible = "aspeed,ast2600-i2c-bus"; 891 bus-frequency = <100000>; 892 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 893 clocks = <&scu ASPEED_CLK_APB2>; 894 status = "disabled"; 895 }; 896 897 i2c10: i2c@580 { 898 #address-cells = <1>; 899 #size-cells = <0>; 900 #interrupt-cells = <1>; 901 902 reg = <0x580 0x80 0xD40 0x20>; 903 compatible = "aspeed,ast2600-i2c-bus"; 904 bus-frequency = <100000>; 905 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 906 clocks = <&scu ASPEED_CLK_APB2>; 907 status = "disabled"; 908 }; 909 910 i2c11: i2c@600 { 911 #address-cells = <1>; 912 #size-cells = <0>; 913 #interrupt-cells = <1>; 914 915 reg = <0x600 0x80 0xD60 0x20>; 916 compatible = "aspeed,ast2600-i2c-bus"; 917 bus-frequency = <100000>; 918 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 919 clocks = <&scu ASPEED_CLK_APB2>; 920 status = "disabled"; 921 }; 922 923 i2c12: i2c@680 { 924 #address-cells = <1>; 925 #size-cells = <0>; 926 #interrupt-cells = <1>; 927 928 reg = <0x680 0x80 0xD80 0x20>; 929 compatible = "aspeed,ast2600-i2c-bus"; 930 bus-frequency = <100000>; 931 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 932 clocks = <&scu ASPEED_CLK_APB2>; 933 status = "disabled"; 934 }; 935 936 i2c13: i2c@700 { 937 #address-cells = <1>; 938 #size-cells = <0>; 939 #interrupt-cells = <1>; 940 941 reg = <0x700 0x80 0xDA0 0x20>; 942 compatible = "aspeed,ast2600-i2c-bus"; 943 bus-frequency = <100000>; 944 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; 945 clocks = <&scu ASPEED_CLK_APB2>; 946 status = "disabled"; 947 }; 948 949 i2c14: i2c@780 { 950 #address-cells = <1>; 951 #size-cells = <0>; 952 #interrupt-cells = <1>; 953 954 reg = <0x780 0x80 0xDC0 0x20>; 955 compatible = "aspeed,ast2600-i2c-bus"; 956 bus-frequency = <100000>; 957 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>; 958 clocks = <&scu ASPEED_CLK_APB2>; 959 status = "disabled"; 960 }; 961 962 i2c15: i2c@800 { 963 #address-cells = <1>; 964 #size-cells = <0>; 965 #interrupt-cells = <1>; 966 967 reg = <0x800 0x80 0xDE0 0x20>; 968 compatible = "aspeed,ast2600-i2c-bus"; 969 bus-frequency = <100000>; 970 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 971 clocks = <&scu ASPEED_CLK_APB2>; 972 status = "disabled"; 973 }; 974 975}; 976 977&pinctrl { 978 pinctrl_fmcquad_default: fmcquad_default { 979 function = "FMCQUAD"; 980 groups = "FMCQUAD"; 981 }; 982 983 pinctrl_spi1_default: spi1_default { 984 function = "SPI1"; 985 groups = "SPI1"; 986 }; 987 988 pinctrl_spi1abr_default: spi1abr_default { 989 function = "SPI1ABR"; 990 groups = "SPI1ABR"; 991 }; 992 993 pinctrl_spi1cs1_default: spi1cs1_default { 994 function = "SPI1CS1"; 995 groups = "SPI1CS1"; 996 }; 997 998 pinctrl_spi1wp_default: spi1wp_default { 999 function = "SPI1WP"; 1000 groups = "SPI1WP"; 1001 }; 1002 1003 pinctrl_spi1quad_default: spi1quad_default { 1004 function = "SPI1QUAD"; 1005 groups = "SPI1QUAD"; 1006 }; 1007 1008 pinctrl_spi2_default: spi2_default { 1009 function = "SPI2"; 1010 groups = "SPI2"; 1011 }; 1012 1013 pinctrl_spi2cs1_default: spi2cs1_default { 1014 function = "SPI2CS1"; 1015 groups = "SPI2CS1"; 1016 }; 1017 1018 pinctrl_spi2cs2_default: spi2cs2_default { 1019 function = "SPI2CS2"; 1020 groups = "SPI2CS2"; 1021 }; 1022 1023 pinctrl_spi2quad_default: spi2quad_default { 1024 function = "SPI2QUAD"; 1025 groups = "SPI2QUAD"; 1026 }; 1027 1028 pinctrl_acpi_default: acpi_default { 1029 function = "ACPI"; 1030 groups = "ACPI"; 1031 }; 1032 1033 pinctrl_adc0_default: adc0_default { 1034 function = "ADC0"; 1035 groups = "ADC0"; 1036 }; 1037 1038 pinctrl_adc1_default: adc1_default { 1039 function = "ADC1"; 1040 groups = "ADC1"; 1041 }; 1042 1043 pinctrl_adc10_default: adc10_default { 1044 function = "ADC10"; 1045 groups = "ADC10"; 1046 }; 1047 1048 pinctrl_adc11_default: adc11_default { 1049 function = "ADC11"; 1050 groups = "ADC11"; 1051 }; 1052 1053 pinctrl_adc12_default: adc12_default { 1054 function = "ADC12"; 1055 groups = "ADC12"; 1056 }; 1057 1058 pinctrl_adc13_default: adc13_default { 1059 function = "ADC13"; 1060 groups = "ADC13"; 1061 }; 1062 1063 pinctrl_adc14_default: adc14_default { 1064 function = "ADC14"; 1065 groups = "ADC14"; 1066 }; 1067 1068 pinctrl_adc15_default: adc15_default { 1069 function = "ADC15"; 1070 groups = "ADC15"; 1071 }; 1072 1073 pinctrl_adc2_default: adc2_default { 1074 function = "ADC2"; 1075 groups = "ADC2"; 1076 }; 1077 1078 pinctrl_adc3_default: adc3_default { 1079 function = "ADC3"; 1080 groups = "ADC3"; 1081 }; 1082 1083 pinctrl_adc4_default: adc4_default { 1084 function = "ADC4"; 1085 groups = "ADC4"; 1086 }; 1087 1088 pinctrl_adc5_default: adc5_default { 1089 function = "ADC5"; 1090 groups = "ADC5"; 1091 }; 1092 1093 pinctrl_adc6_default: adc6_default { 1094 function = "ADC6"; 1095 groups = "ADC6"; 1096 }; 1097 1098 pinctrl_adc7_default: adc7_default { 1099 function = "ADC7"; 1100 groups = "ADC7"; 1101 }; 1102 1103 pinctrl_adc8_default: adc8_default { 1104 function = "ADC8"; 1105 groups = "ADC8"; 1106 }; 1107 1108 pinctrl_adc9_default: adc9_default { 1109 function = "ADC9"; 1110 groups = "ADC9"; 1111 }; 1112 1113 pinctrl_bmcint_default: bmcint_default { 1114 function = "BMCINT"; 1115 groups = "BMCINT"; 1116 }; 1117 1118 pinctrl_ddcclk_default: ddcclk_default { 1119 function = "DDCCLK"; 1120 groups = "DDCCLK"; 1121 }; 1122 1123 pinctrl_ddcdat_default: ddcdat_default { 1124 function = "DDCDAT"; 1125 groups = "DDCDAT"; 1126 }; 1127 1128 pinctrl_espi_default: espi_default { 1129 function = "ESPI"; 1130 groups = "ESPI"; 1131 }; 1132 1133 pinctrl_fsi1_default: fsi1_default { 1134 function = "FSI1"; 1135 groups = "FSI1"; 1136 }; 1137 1138 pinctrl_fsi2_default: fsi2_default { 1139 function = "FSI2"; 1140 groups = "FSI2"; 1141 }; 1142 1143 pinctrl_fwspics1_default: fwspics1_default { 1144 function = "FWSPICS1"; 1145 groups = "FWSPICS1"; 1146 }; 1147 1148 pinctrl_fwspics2_default: fwspics2_default { 1149 function = "FWSPICS2"; 1150 groups = "FWSPICS2"; 1151 }; 1152 1153 pinctrl_gpid0_default: gpid0_default { 1154 function = "GPID0"; 1155 groups = "GPID0"; 1156 }; 1157 1158 pinctrl_gpid2_default: gpid2_default { 1159 function = "GPID2"; 1160 groups = "GPID2"; 1161 }; 1162 1163 pinctrl_gpid4_default: gpid4_default { 1164 function = "GPID4"; 1165 groups = "GPID4"; 1166 }; 1167 1168 pinctrl_gpid6_default: gpid6_default { 1169 function = "GPID6"; 1170 groups = "GPID6"; 1171 }; 1172 1173 pinctrl_gpie0_default: gpie0_default { 1174 function = "GPIE0"; 1175 groups = "GPIE0"; 1176 }; 1177 1178 pinctrl_gpie2_default: gpie2_default { 1179 function = "GPIE2"; 1180 groups = "GPIE2"; 1181 }; 1182 1183 pinctrl_gpie4_default: gpie4_default { 1184 function = "GPIE4"; 1185 groups = "GPIE4"; 1186 }; 1187 1188 pinctrl_gpie6_default: gpie6_default { 1189 function = "GPIE6"; 1190 groups = "GPIE6"; 1191 }; 1192 1193 pinctrl_i2c1_default: i2c1_default { 1194 function = "I2C1"; 1195 groups = "I2C1"; 1196 }; 1197 pinctrl_i2c2_default: i2c2_default { 1198 function = "I2C2"; 1199 groups = "I2C2"; 1200 }; 1201 1202 pinctrl_i2c3_default: i2c3_default { 1203 function = "I2C3"; 1204 groups = "I2C3"; 1205 }; 1206 1207 pinctrl_i2c4_default: i2c4_default { 1208 function = "I2C4"; 1209 groups = "I2C4"; 1210 }; 1211 1212 pinctrl_i2c5_default: i2c5_default { 1213 function = "I2C5"; 1214 groups = "I2C5"; 1215 }; 1216 1217 pinctrl_i2c6_default: i2c6_default { 1218 function = "I2C6"; 1219 groups = "I2C6"; 1220 }; 1221 1222 pinctrl_i2c7_default: i2c7_default { 1223 function = "I2C7"; 1224 groups = "I2C7"; 1225 }; 1226 1227 pinctrl_i2c8_default: i2c8_default { 1228 function = "I2C8"; 1229 groups = "I2C8"; 1230 }; 1231 1232 pinctrl_i2c9_default: i2c9_default { 1233 function = "I2C9"; 1234 groups = "I2C9"; 1235 }; 1236 1237 pinctrl_i2c10_default: i2c10_default { 1238 function = "I2C10"; 1239 groups = "I2C10"; 1240 }; 1241 1242 pinctrl_i2c11_default: i2c11_default { 1243 function = "I2C11"; 1244 groups = "I2C11"; 1245 }; 1246 1247 pinctrl_i2c12_default: i2c12_default { 1248 function = "I2C12"; 1249 groups = "I2C12"; 1250 }; 1251 1252 pinctrl_i2c13_default: i2c13_default { 1253 function = "I2C13"; 1254 groups = "I2C13"; 1255 }; 1256 1257 pinctrl_i2c14_default: i2c14_default { 1258 function = "I2C14"; 1259 groups = "I2C14"; 1260 }; 1261 1262 pinctrl_i2c15_default: i2c15_default { 1263 function = "I2C15"; 1264 groups = "I2C15"; 1265 }; 1266 1267 pinctrl_i2c16_default: i2c16_default { 1268 function = "I2C16"; 1269 groups = "I2C16"; 1270 }; 1271 1272 pinctrl_lad0_default: lad0_default { 1273 function = "LAD0"; 1274 groups = "LAD0"; 1275 }; 1276 1277 pinctrl_lad1_default: lad1_default { 1278 function = "LAD1"; 1279 groups = "LAD1"; 1280 }; 1281 1282 pinctrl_lad2_default: lad2_default { 1283 function = "LAD2"; 1284 groups = "LAD2"; 1285 }; 1286 1287 pinctrl_lad3_default: lad3_default { 1288 function = "LAD3"; 1289 groups = "LAD3"; 1290 }; 1291 1292 pinctrl_lclk_default: lclk_default { 1293 function = "LCLK"; 1294 groups = "LCLK"; 1295 }; 1296 1297 pinctrl_lframe_default: lframe_default { 1298 function = "LFRAME"; 1299 groups = "LFRAME"; 1300 }; 1301 1302 pinctrl_lpchc_default: lpchc_default { 1303 function = "LPCHC"; 1304 groups = "LPCHC"; 1305 }; 1306 1307 pinctrl_lpcpd_default: lpcpd_default { 1308 function = "LPCPD"; 1309 groups = "LPCPD"; 1310 }; 1311 1312 pinctrl_lpcplus_default: lpcplus_default { 1313 function = "LPCPLUS"; 1314 groups = "LPCPLUS"; 1315 }; 1316 1317 pinctrl_lpcpme_default: lpcpme_default { 1318 function = "LPCPME"; 1319 groups = "LPCPME"; 1320 }; 1321 1322 pinctrl_lpcrst_default: lpcrst_default { 1323 function = "LPCRST"; 1324 groups = "LPCRST"; 1325 }; 1326 1327 pinctrl_lpcsmi_default: lpcsmi_default { 1328 function = "LPCSMI"; 1329 groups = "LPCSMI"; 1330 }; 1331 1332 pinctrl_lsirq_default: lsirq_default { 1333 function = "LSIRQ"; 1334 groups = "LSIRQ"; 1335 }; 1336 1337 pinctrl_mac1link_default: mac1link_default { 1338 function = "MAC1LINK"; 1339 groups = "MAC1LINK"; 1340 }; 1341 1342 pinctrl_mac2link_default: mac2link_default { 1343 function = "MAC2LINK"; 1344 groups = "MAC2LINK"; 1345 }; 1346 1347 pinctrl_mac3link_default: mac3link_default { 1348 function = "MAC3LINK"; 1349 groups = "MAC3LINK"; 1350 }; 1351 1352 pinctrl_mac4link_default: mac4link_default { 1353 function = "MAC4LINK"; 1354 groups = "MAC4LINK"; 1355 }; 1356 1357 pinctrl_mdio1_default: mdio1_default { 1358 function = "MDIO1"; 1359 groups = "MDIO1"; 1360 }; 1361 1362 pinctrl_mdio2_default: mdio2_default { 1363 function = "MDIO2"; 1364 groups = "MDIO2"; 1365 }; 1366 1367 pinctrl_mdio3_default: mdio3_default { 1368 function = "MDIO3"; 1369 groups = "MDIO3"; 1370 }; 1371 1372 pinctrl_mdio4_default: mdio4_default { 1373 function = "MDIO4"; 1374 groups = "MDIO4"; 1375 }; 1376 1377 pinctrl_rmii1_default: rmii1_default { 1378 function = "RMII1"; 1379 groups = "RMII1"; 1380 }; 1381 1382 pinctrl_rmii2_default: rmii2_default { 1383 function = "RMII2"; 1384 groups = "RMII2"; 1385 }; 1386 1387 pinctrl_rmii3_default: rmii3_default { 1388 function = "RMII3"; 1389 groups = "RMII3"; 1390 }; 1391 1392 pinctrl_rmii4_default: rmii4_default { 1393 function = "RMII4"; 1394 groups = "RMII4"; 1395 }; 1396 1397 pinctrl_rmii1rclk_default: rmii1rclk_default { 1398 function = "RMII1RCLK"; 1399 groups = "RMII1RCLK"; 1400 }; 1401 1402 pinctrl_rmii2rclk_default: rmii2rclk_default { 1403 function = "RMII2RCLK"; 1404 groups = "RMII2RCLK"; 1405 }; 1406 1407 pinctrl_rmii3rclk_default: rmii3rclk_default { 1408 function = "RMII3RCLK"; 1409 groups = "RMII3RCLK"; 1410 }; 1411 1412 pinctrl_rmii4rclk_default: rmii4rclk_default { 1413 function = "RMII4RCLK"; 1414 groups = "RMII4RCLK"; 1415 }; 1416 1417 pinctrl_ncts1_default: ncts1_default { 1418 function = "NCTS1"; 1419 groups = "NCTS1"; 1420 }; 1421 1422 pinctrl_ncts2_default: ncts2_default { 1423 function = "NCTS2"; 1424 groups = "NCTS2"; 1425 }; 1426 1427 pinctrl_ncts3_default: ncts3_default { 1428 function = "NCTS3"; 1429 groups = "NCTS3"; 1430 }; 1431 1432 pinctrl_ncts4_default: ncts4_default { 1433 function = "NCTS4"; 1434 groups = "NCTS4"; 1435 }; 1436 1437 pinctrl_ndcd1_default: ndcd1_default { 1438 function = "NDCD1"; 1439 groups = "NDCD1"; 1440 }; 1441 1442 pinctrl_ndcd2_default: ndcd2_default { 1443 function = "NDCD2"; 1444 groups = "NDCD2"; 1445 }; 1446 1447 pinctrl_ndcd3_default: ndcd3_default { 1448 function = "NDCD3"; 1449 groups = "NDCD3"; 1450 }; 1451 1452 pinctrl_ndcd4_default: ndcd4_default { 1453 function = "NDCD4"; 1454 groups = "NDCD4"; 1455 }; 1456 1457 pinctrl_ndsr1_default: ndsr1_default { 1458 function = "NDSR1"; 1459 groups = "NDSR1"; 1460 }; 1461 1462 pinctrl_ndsr2_default: ndsr2_default { 1463 function = "NDSR2"; 1464 groups = "NDSR2"; 1465 }; 1466 1467 pinctrl_ndsr3_default: ndsr3_default { 1468 function = "NDSR3"; 1469 groups = "NDSR3"; 1470 }; 1471 1472 pinctrl_ndsr4_default: ndsr4_default { 1473 function = "NDSR4"; 1474 groups = "NDSR4"; 1475 }; 1476 1477 pinctrl_ndtr1_default: ndtr1_default { 1478 function = "NDTR1"; 1479 groups = "NDTR1"; 1480 }; 1481 1482 pinctrl_ndtr2_default: ndtr2_default { 1483 function = "NDTR2"; 1484 groups = "NDTR2"; 1485 }; 1486 1487 pinctrl_ndtr3_default: ndtr3_default { 1488 function = "NDTR3"; 1489 groups = "NDTR3"; 1490 }; 1491 1492 pinctrl_ndtr4_default: ndtr4_default { 1493 function = "NDTR4"; 1494 groups = "NDTR4"; 1495 }; 1496 1497 pinctrl_nri1_default: nri1_default { 1498 function = "NRI1"; 1499 groups = "NRI1"; 1500 }; 1501 1502 pinctrl_nri2_default: nri2_default { 1503 function = "NRI2"; 1504 groups = "NRI2"; 1505 }; 1506 1507 pinctrl_nri3_default: nri3_default { 1508 function = "NRI3"; 1509 groups = "NRI3"; 1510 }; 1511 1512 pinctrl_nri4_default: nri4_default { 1513 function = "NRI4"; 1514 groups = "NRI4"; 1515 }; 1516 1517 pinctrl_nrts1_default: nrts1_default { 1518 function = "NRTS1"; 1519 groups = "NRTS1"; 1520 }; 1521 1522 pinctrl_nrts2_default: nrts2_default { 1523 function = "NRTS2"; 1524 groups = "NRTS2"; 1525 }; 1526 1527 pinctrl_nrts3_default: nrts3_default { 1528 function = "NRTS3"; 1529 groups = "NRTS3"; 1530 }; 1531 1532 pinctrl_nrts4_default: nrts4_default { 1533 function = "NRTS4"; 1534 groups = "NRTS4"; 1535 }; 1536 1537 pinctrl_oscclk_default: oscclk_default { 1538 function = "OSCCLK"; 1539 groups = "OSCCLK"; 1540 }; 1541 1542 pinctrl_pewake_default: pewake_default { 1543 function = "PEWAKE"; 1544 groups = "PEWAKE"; 1545 }; 1546 1547 pinctrl_pnor_default: pnor_default { 1548 function = "PNOR"; 1549 groups = "PNOR"; 1550 }; 1551 1552 pinctrl_pwm0_default: pwm0_default { 1553 function = "PWM0"; 1554 groups = "PWM0"; 1555 }; 1556 1557 pinctrl_pwm1_default: pwm1_default { 1558 function = "PWM1"; 1559 groups = "PWM1"; 1560 }; 1561 1562 pinctrl_pwm2_default: pwm2_default { 1563 function = "PWM2"; 1564 groups = "PWM2"; 1565 }; 1566 1567 pinctrl_pwm3_default: pwm3_default { 1568 function = "PWM3"; 1569 groups = "PWM3"; 1570 }; 1571 1572 pinctrl_pwm4_default: pwm4_default { 1573 function = "PWM4"; 1574 groups = "PWM4"; 1575 }; 1576 1577 pinctrl_pwm5_default: pwm5_default { 1578 function = "PWM5"; 1579 groups = "PWM5"; 1580 }; 1581 1582 pinctrl_pwm6_default: pwm6_default { 1583 function = "PWM6"; 1584 groups = "PWM6"; 1585 }; 1586 1587 pinctrl_pwm7_default: pwm7_default { 1588 function = "PWM7"; 1589 groups = "PWM7"; 1590 }; 1591 1592 pinctrl_rgmii1_default: rgmii1_default { 1593 function = "RGMII1"; 1594 groups = "RGMII1"; 1595 }; 1596 1597 pinctrl_rgmii2_default: rgmii2_default { 1598 function = "RGMII2"; 1599 groups = "RGMII2"; 1600 }; 1601 1602 pinctrl_rgmii3_default: rgmii3_default { 1603 function = "RGMII3"; 1604 groups = "RGMII3"; 1605 }; 1606 1607 pinctrl_rgmii4_default: rgmii4_default { 1608 function = "RGMII4"; 1609 groups = "RGMII4"; 1610 }; 1611 1612 pinctrl_rmii1_default: rmii1_default { 1613 function = "RMII1"; 1614 groups = "RMII1"; 1615 }; 1616 1617 pinctrl_rmii2_default: rmii2_default { 1618 function = "RMII2"; 1619 groups = "RMII2"; 1620 }; 1621 1622 pinctrl_rxd1_default: rxd1_default { 1623 function = "RXD1"; 1624 groups = "RXD1"; 1625 }; 1626 1627 pinctrl_rxd2_default: rxd2_default { 1628 function = "RXD2"; 1629 groups = "RXD2"; 1630 }; 1631 1632 pinctrl_rxd3_default: rxd3_default { 1633 function = "RXD3"; 1634 groups = "RXD3"; 1635 }; 1636 1637 pinctrl_rxd4_default: rxd4_default { 1638 function = "RXD4"; 1639 groups = "RXD4"; 1640 }; 1641 1642 pinctrl_salt1_default: salt1_default { 1643 function = "SALT1"; 1644 groups = "SALT1"; 1645 }; 1646 1647 pinctrl_salt10_default: salt10_default { 1648 function = "SALT10"; 1649 groups = "SALT10"; 1650 }; 1651 1652 pinctrl_salt11_default: salt11_default { 1653 function = "SALT11"; 1654 groups = "SALT11"; 1655 }; 1656 1657 pinctrl_salt12_default: salt12_default { 1658 function = "SALT12"; 1659 groups = "SALT12"; 1660 }; 1661 1662 pinctrl_salt13_default: salt13_default { 1663 function = "SALT13"; 1664 groups = "SALT13"; 1665 }; 1666 1667 pinctrl_salt14_default: salt14_default { 1668 function = "SALT14"; 1669 groups = "SALT14"; 1670 }; 1671 1672 pinctrl_salt2_default: salt2_default { 1673 function = "SALT2"; 1674 groups = "SALT2"; 1675 }; 1676 1677 pinctrl_salt3_default: salt3_default { 1678 function = "SALT3"; 1679 groups = "SALT3"; 1680 }; 1681 1682 pinctrl_salt4_default: salt4_default { 1683 function = "SALT4"; 1684 groups = "SALT4"; 1685 }; 1686 1687 pinctrl_salt5_default: salt5_default { 1688 function = "SALT5"; 1689 groups = "SALT5"; 1690 }; 1691 1692 pinctrl_salt6_default: salt6_default { 1693 function = "SALT6"; 1694 groups = "SALT6"; 1695 }; 1696 1697 pinctrl_salt7_default: salt7_default { 1698 function = "SALT7"; 1699 groups = "SALT7"; 1700 }; 1701 1702 pinctrl_salt8_default: salt8_default { 1703 function = "SALT8"; 1704 groups = "SALT8"; 1705 }; 1706 1707 pinctrl_salt9_default: salt9_default { 1708 function = "SALT9"; 1709 groups = "SALT9"; 1710 }; 1711 1712 pinctrl_scl1_default: scl1_default { 1713 function = "SCL1"; 1714 groups = "SCL1"; 1715 }; 1716 1717 pinctrl_scl2_default: scl2_default { 1718 function = "SCL2"; 1719 groups = "SCL2"; 1720 }; 1721 1722 pinctrl_sd1_default: sd1_default { 1723 function = "SD1"; 1724 groups = "SD1"; 1725 }; 1726 1727 pinctrl_sd2_default: sd2_default { 1728 function = "SD2"; 1729 groups = "SD2"; 1730 }; 1731 1732 pinctrl_emmc_default: emmc_default { 1733 function = "EMMC"; 1734 groups = "EMMC"; 1735 }; 1736 1737 pinctrl_emmcg8_default: emmcg8_default { 1738 function = "EMMCG8"; 1739 groups = "EMMCG8"; 1740 }; 1741 1742 pinctrl_sda1_default: sda1_default { 1743 function = "SDA1"; 1744 groups = "SDA1"; 1745 }; 1746 1747 pinctrl_sda2_default: sda2_default { 1748 function = "SDA2"; 1749 groups = "SDA2"; 1750 }; 1751 1752 pinctrl_sgps1_default: sgps1_default { 1753 function = "SGPS1"; 1754 groups = "SGPS1"; 1755 }; 1756 1757 pinctrl_sgps2_default: sgps2_default { 1758 function = "SGPS2"; 1759 groups = "SGPS2"; 1760 }; 1761 1762 pinctrl_sioonctrl_default: sioonctrl_default { 1763 function = "SIOONCTRL"; 1764 groups = "SIOONCTRL"; 1765 }; 1766 1767 pinctrl_siopbi_default: siopbi_default { 1768 function = "SIOPBI"; 1769 groups = "SIOPBI"; 1770 }; 1771 1772 pinctrl_siopbo_default: siopbo_default { 1773 function = "SIOPBO"; 1774 groups = "SIOPBO"; 1775 }; 1776 1777 pinctrl_siopwreq_default: siopwreq_default { 1778 function = "SIOPWREQ"; 1779 groups = "SIOPWREQ"; 1780 }; 1781 1782 pinctrl_siopwrgd_default: siopwrgd_default { 1783 function = "SIOPWRGD"; 1784 groups = "SIOPWRGD"; 1785 }; 1786 1787 pinctrl_sios3_default: sios3_default { 1788 function = "SIOS3"; 1789 groups = "SIOS3"; 1790 }; 1791 1792 pinctrl_sios5_default: sios5_default { 1793 function = "SIOS5"; 1794 groups = "SIOS5"; 1795 }; 1796 1797 pinctrl_siosci_default: siosci_default { 1798 function = "SIOSCI"; 1799 groups = "SIOSCI"; 1800 }; 1801 1802 pinctrl_spi1_default: spi1_default { 1803 function = "SPI1"; 1804 groups = "SPI1"; 1805 }; 1806 1807 pinctrl_spi1cs1_default: spi1cs1_default { 1808 function = "SPI1CS1"; 1809 groups = "SPI1CS1"; 1810 }; 1811 1812 pinctrl_spi1debug_default: spi1debug_default { 1813 function = "SPI1DEBUG"; 1814 groups = "SPI1DEBUG"; 1815 }; 1816 1817 pinctrl_spi1passthru_default: spi1passthru_default { 1818 function = "SPI1PASSTHRU"; 1819 groups = "SPI1PASSTHRU"; 1820 }; 1821 1822 pinctrl_spi2ck_default: spi2ck_default { 1823 function = "SPI2CK"; 1824 groups = "SPI2CK"; 1825 }; 1826 1827 pinctrl_spi2cs0_default: spi2cs0_default { 1828 function = "SPI2CS0"; 1829 groups = "SPI2CS0"; 1830 }; 1831 1832 pinctrl_spi2cs1_default: spi2cs1_default { 1833 function = "SPI2CS1"; 1834 groups = "SPI2CS1"; 1835 }; 1836 1837 pinctrl_spi2miso_default: spi2miso_default { 1838 function = "SPI2MISO"; 1839 groups = "SPI2MISO"; 1840 }; 1841 1842 pinctrl_spi2mosi_default: spi2mosi_default { 1843 function = "SPI2MOSI"; 1844 groups = "SPI2MOSI"; 1845 }; 1846 1847 pinctrl_timer3_default: timer3_default { 1848 function = "TIMER3"; 1849 groups = "TIMER3"; 1850 }; 1851 1852 pinctrl_timer4_default: timer4_default { 1853 function = "TIMER4"; 1854 groups = "TIMER4"; 1855 }; 1856 1857 pinctrl_timer5_default: timer5_default { 1858 function = "TIMER5"; 1859 groups = "TIMER5"; 1860 }; 1861 1862 pinctrl_timer6_default: timer6_default { 1863 function = "TIMER6"; 1864 groups = "TIMER6"; 1865 }; 1866 1867 pinctrl_timer7_default: timer7_default { 1868 function = "TIMER7"; 1869 groups = "TIMER7"; 1870 }; 1871 1872 pinctrl_timer8_default: timer8_default { 1873 function = "TIMER8"; 1874 groups = "TIMER8"; 1875 }; 1876 1877 pinctrl_txd1_default: txd1_default { 1878 function = "TXD1"; 1879 groups = "TXD1"; 1880 }; 1881 1882 pinctrl_txd2_default: txd2_default { 1883 function = "TXD2"; 1884 groups = "TXD2"; 1885 }; 1886 1887 pinctrl_txd3_default: txd3_default { 1888 function = "TXD3"; 1889 groups = "TXD3"; 1890 }; 1891 1892 pinctrl_txd4_default: txd4_default { 1893 function = "TXD4"; 1894 groups = "TXD4"; 1895 }; 1896 1897 pinctrl_uart6_default: uart6_default { 1898 function = "UART6"; 1899 groups = "UART6"; 1900 }; 1901 1902 pinctrl_usbcki_default: usbcki_default { 1903 function = "USBCKI"; 1904 groups = "USBCKI"; 1905 }; 1906 1907 pinctrl_usb2ah_default: usb2ah_default { 1908 function = "USB2AH"; 1909 groups = "USB2AH"; 1910 }; 1911 1912 pinctrl_usb11bhid_default: usb11bhid_default { 1913 function = "USB11BHID"; 1914 groups = "USB11BHID"; 1915 }; 1916 1917 pinctrl_usb2bh_default: usb2bh_default { 1918 function = "USB2BH"; 1919 groups = "USB2BH"; 1920 }; 1921 1922 pinctrl_vgabiosrom_default: vgabiosrom_default { 1923 function = "VGABIOSROM"; 1924 groups = "VGABIOSROM"; 1925 }; 1926 1927 pinctrl_vgahs_default: vgahs_default { 1928 function = "VGAHS"; 1929 groups = "VGAHS"; 1930 }; 1931 1932 pinctrl_vgavs_default: vgavs_default { 1933 function = "VGAVS"; 1934 groups = "VGAVS"; 1935 }; 1936 1937 pinctrl_vpi24_default: vpi24_default { 1938 function = "VPI24"; 1939 groups = "VPI24"; 1940 }; 1941 1942 pinctrl_vpo_default: vpo_default { 1943 function = "VPO"; 1944 groups = "VPO"; 1945 }; 1946 1947 pinctrl_wdtrst1_default: wdtrst1_default { 1948 function = "WDTRST1"; 1949 groups = "WDTRST1"; 1950 }; 1951 1952 pinctrl_wdtrst2_default: wdtrst2_default { 1953 function = "WDTRST2"; 1954 groups = "WDTRST2"; 1955 }; 1956 1957 pinctrl_pcie0rc_default: pcie0rc_default { 1958 function = "PCIE0RC"; 1959 groups = "PCIE0RC"; 1960 }; 1961 1962 pinctrl_pcie1rc_default: pcie1rc_default { 1963 function = "PCIE1RC"; 1964 groups = "PCIE1RC"; 1965 }; 1966}; 1967