xref: /openbmc/u-boot/arch/arm/dts/ast2500.dtsi (revision 99357bac6bb15703885211afbf3f0b4e59e5bac8)
1/*
2 * This device tree is copied from
3 * https://raw.githubusercontent.com/torvalds/linux/34ea5c9d/arch/arm/boot/dts/aspeed-g5.dtsi
4 */
5#include "skeleton.dtsi"
6
7/ {
8	model = "Aspeed BMC";
9	compatible = "aspeed,ast2500";
10	#address-cells = <1>;
11	#size-cells = <1>;
12	interrupt-parent = <&vic>;
13
14	aliases {
15		i2c0 = &i2c0;
16		i2c1 = &i2c1;
17		i2c2 = &i2c2;
18		i2c3 = &i2c3;
19		i2c4 = &i2c4;
20		i2c5 = &i2c5;
21		i2c6 = &i2c6;
22		i2c7 = &i2c7;
23		i2c8 = &i2c8;
24		i2c9 = &i2c9;
25		i2c10 = &i2c10;
26		i2c11 = &i2c11;
27		i2c12 = &i2c12;
28		i2c13 = &i2c13;
29		serial0 = &uart1;
30		serial1 = &uart2;
31		serial2 = &uart3;
32		serial3 = &uart4;
33		serial4 = &uart5;
34		serial5 = &vuart;
35	};
36
37	cpus {
38		#address-cells = <1>;
39		#size-cells = <0>;
40
41		cpu@0 {
42			compatible = "arm,arm1176jzf-s";
43			device_type = "cpu";
44			reg = <0>;
45		};
46	};
47
48	memory@80000000 {
49		device_type = "memory";
50		reg = <0x80000000 0>;
51	};
52
53	ahb {
54		compatible = "simple-bus";
55		#address-cells = <1>;
56		#size-cells = <1>;
57		ranges;
58
59		fmc: flash-controller@1e620000 {
60			reg = < 0x1e620000 0xc4
61				0x20000000 0x10000000 >;
62			#address-cells = <1>;
63			#size-cells = <0>;
64			compatible = "aspeed,ast2500-fmc";
65			status = "disabled";
66			interrupts = <19>;
67			clocks = <&scu ASPEED_CLK_AHB>;
68			flash@0 {
69				reg = < 0 >;
70				compatible = "jedec,spi-nor";
71				status = "disabled";
72			};
73			flash@1 {
74				reg = < 1 >;
75				compatible = "jedec,spi-nor";
76				status = "disabled";
77			};
78			flash@2 {
79				reg = < 2 >;
80				compatible = "jedec,spi-nor";
81				status = "disabled";
82			};
83		};
84
85		spi1: flash-controller@1e630000 {
86			reg = < 0x1e630000 0xc4
87				0x30000000 0x08000000 >;
88			#address-cells = <1>;
89			#size-cells = <0>;
90			compatible = "aspeed,ast2500-spi";
91			clocks = <&scu ASPEED_CLK_AHB>;
92			status = "disabled";
93			flash@0 {
94				reg = < 0 >;
95				compatible = "jedec,spi-nor";
96				status = "disabled";
97			};
98			flash@1 {
99				reg = < 1 >;
100				compatible = "jedec,spi-nor";
101				status = "disabled";
102			};
103		};
104
105		spi2: flash-controller@1e631000 {
106			reg = < 0x1e631000 0xc4
107				0x38000000 0x08000000 >;
108			#address-cells = <1>;
109			#size-cells = <0>;
110			compatible = "aspeed,ast2500-spi";
111			clocks = <&scu ASPEED_CLK_AHB>;
112			status = "disabled";
113			flash@0 {
114				reg = < 0 >;
115				compatible = "jedec,spi-nor";
116				status = "disabled";
117			};
118			flash@1 {
119				reg = < 1 >;
120				compatible = "jedec,spi-nor";
121				status = "disabled";
122			};
123		};
124
125		vic: interrupt-controller@1e6c0080 {
126			compatible = "aspeed,ast2400-vic";
127			interrupt-controller;
128			#interrupt-cells = <1>;
129			valid-sources = <0xfefff7ff 0x0807ffff>;
130			reg = <0x1e6c0080 0x80>;
131		};
132
133		mac0: ethernet@1e660000 {
134			compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
135			reg = <0x1e660000 0x180>;
136			interrupts = <2>;
137			clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>;
138			status = "disabled";
139		};
140
141		mac1: ethernet@1e680000 {
142			compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
143			reg = <0x1e680000 0x180>;
144			interrupts = <3>;
145			clocks = <&scu ASPEED_CLK_GATE_MAC2CLK>, <&scu ASPEED_CLK_D2PLL>;
146			status = "disabled";
147		};
148
149		ehci0: usb@1e6a1000 {
150			compatible = "aspeed,ast2500-ehci", "generic-ehci";
151			reg = <0x1e6a1000 0x100>;
152			interrupts = <5>;
153			status = "disabled";
154		};
155
156		ehci1: usb@1e6a3000 {
157			compatible = "aspeed,ast2500-ehci", "generic-ehci";
158			reg = <0x1e6a3000 0x100>;
159			interrupts = <13>;
160			status = "disabled";
161		};
162
163		uhci: usb@1e6b0000 {
164			compatible = "aspeed,ast2500-uhci", "generic-uhci";
165			reg = <0x1e6b0000 0x100>;
166			interrupts = <14>;
167			#ports = <2>;
168			status = "disabled";
169		};
170
171		apb {
172			compatible = "simple-bus";
173			#address-cells = <1>;
174			#size-cells = <1>;
175			ranges;
176
177			syscon: syscon@1e6e2000 {
178				compatible = "aspeed,g5-scu", "syscon", "simple-mfd";
179				reg = <0x1e6e2000 0x1a8>;
180				#clock-cells = <1>;
181				#reset-cells = <1>;
182
183				pinctrl: pinctrl {
184					compatible = "aspeed,g5-pinctrl";
185					aspeed,external-nodes = <&gfx &lhc>;
186
187				};
188			};
189
190			rng: hwrng@1e6e2078 {
191				compatible = "timeriomem_rng";
192				reg = <0x1e6e2078 0x4>;
193				period = <1>;
194				quality = <100>;
195			};
196
197			gfx: display@1e6e6000 {
198				compatible = "aspeed,ast2500-gfx", "syscon";
199				reg = <0x1e6e6000 0x1000>;
200				reg-io-width = <4>;
201			};
202
203			adc: adc@1e6e9000 {
204				compatible = "aspeed,ast2500-adc";
205				reg = <0x1e6e9000 0xb0>;
206				#io-channel-cells = <1>;
207				status = "disabled";
208			};
209
210			sram@1e720000 {
211				compatible = "mmio-sram";
212				reg = <0x1e720000 0x9000>;	// 36K
213			};
214
215			gpio: gpio@1e780000 {
216				#gpio-cells = <2>;
217				gpio-controller;
218				compatible = "aspeed,ast2500-gpio";
219				reg = <0x1e780000 0x1000>;
220				interrupts = <20>;
221				gpio-ranges = <&pinctrl 0 0 220>;
222				interrupt-controller;
223			};
224
225			timer: timer@1e782000 {
226				/* This timer is a Faraday FTTMR010 derivative */
227				compatible = "aspeed,ast2400-timer";
228				reg = <0x1e782000 0x90>;
229			};
230
231			uart1: serial@1e783000 {
232				compatible = "ns16550a";
233				reg = <0x1e783000 0x20>;
234				reg-shift = <2>;
235				interrupts = <9>;
236				clocks = <&scu ASPEED_CLK_GATE_UART1CLK>;
237				no-loopback-test;
238				status = "disabled";
239			};
240
241			uart5: serial@1e784000 {
242				compatible = "ns16550a";
243				reg = <0x1e784000 0x20>;
244				reg-shift = <2>;
245				interrupts = <10>;
246				clocks = <&scu ASPEED_CLK_GATE_UART5CLK>;
247				no-loopback-test;
248				status = "disabled";
249			};
250
251			wdt1: watchdog@1e785000 {
252				compatible = "aspeed,wdt";
253				reg = <0x1e785000 0x1c>;
254				interrupts = <27>;
255			};
256
257			wdt2: watchdog@1e785020 {
258				compatible = "aspeed,wdt";
259				reg = <0x1e785020 0x1c>;
260				interrupts = <27>;
261				status = "disabled";
262			};
263
264			wdt3: watchdog@1e785040 {
265				compatible = "aspeed,wdt";
266				reg = <0x1e785040 0x1c>;
267				status = "disabled";
268			};
269
270			pwm_tacho: pwm-tacho-controller@1e786000 {
271				compatible = "aspeed,ast2500-pwm-tacho";
272				#address-cells = <1>;
273				#size-cells = <0>;
274				reg = <0x1e786000 0x1000>;
275				status = "disabled";
276			};
277
278			vuart: serial@1e787000 {
279				compatible = "aspeed,ast2500-vuart";
280				reg = <0x1e787000 0x40>;
281				reg-shift = <2>;
282				interrupts = <8>;
283				no-loopback-test;
284				status = "disabled";
285			};
286
287			lpc: lpc@1e789000 {
288				compatible = "aspeed,ast2500-lpc", "simple-mfd";
289				reg = <0x1e789000 0x1000>;
290
291				#address-cells = <1>;
292				#size-cells = <1>;
293				ranges = <0x0 0x1e789000 0x1000>;
294
295				lpc_bmc: lpc-bmc@0 {
296					compatible = "aspeed,ast2500-lpc-bmc";
297					reg = <0x0 0x80>;
298				};
299
300				lpc_host: lpc-host@80 {
301					compatible = "aspeed,ast2500-lpc-host", "simple-mfd", "syscon";
302					reg = <0x80 0x1e0>;
303					reg-io-width = <4>;
304
305					#address-cells = <1>;
306					#size-cells = <1>;
307					ranges = <0x0 0x80 0x1e0>;
308
309					lpc_ctrl: lpc-ctrl@0 {
310						compatible = "aspeed,ast2500-lpc-ctrl";
311						reg = <0x0 0x80>;
312						status = "disabled";
313					};
314
315					lpc_snoop: lpc-snoop@0 {
316						compatible = "aspeed,ast2500-lpc-snoop";
317						reg = <0x0 0x80>;
318						interrupts = <8>;
319						status = "disabled";
320					};
321
322					lhc: lhc@20 {
323						compatible = "aspeed,ast2500-lhc";
324						reg = <0x20 0x24 0x48 0x8>;
325					};
326
327					lpc_reset: reset-controller@18 {
328						compatible = "aspeed,ast2500-lpc-reset";
329						reg = <0x18 0x4>;
330						#reset-cells = <1>;
331					};
332
333					ibt: ibt@c0 {
334						compatible = "aspeed,ast2500-ibt-bmc";
335						reg = <0xc0 0x18>;
336						interrupts = <8>;
337						status = "disabled";
338					};
339				};
340			};
341
342			uart2: serial@1e78d000 {
343				compatible = "ns16550a";
344				reg = <0x1e78d000 0x20>;
345				reg-shift = <2>;
346				interrupts = <32>;
347				clocks = <&scu ASPEED_CLK_GATE_UART2CLK>;
348				no-loopback-test;
349				status = "disabled";
350			};
351
352			uart3: serial@1e78e000 {
353				compatible = "ns16550a";
354				reg = <0x1e78e000 0x20>;
355				reg-shift = <2>;
356				interrupts = <33>;
357				clocks = <&scu ASPEED_CLK_GATE_UART3CLK>;
358				no-loopback-test;
359				status = "disabled";
360			};
361
362			uart4: serial@1e78f000 {
363				compatible = "ns16550a";
364				reg = <0x1e78f000 0x20>;
365				reg-shift = <2>;
366				interrupts = <34>;
367				clocks = <&scu ASPEED_CLK_GATE_UART4CLK>;
368				no-loopback-test;
369				status = "disabled";
370			};
371
372			i2c: i2c@1e78a000 {
373				compatible = "simple-bus";
374				#address-cells = <1>;
375				#size-cells = <1>;
376				ranges = <0 0x1e78a000 0x1000>;
377			};
378		};
379	};
380};
381
382&i2c {
383	i2c_ic: interrupt-controller@0 {
384		#interrupt-cells = <1>;
385		compatible = "aspeed,ast2500-i2c-ic";
386		reg = <0x0 0x40>;
387		interrupts = <12>;
388		interrupt-controller;
389	};
390
391	i2c0: i2c-bus@40 {
392		#address-cells = <1>;
393		#size-cells = <0>;
394		#interrupt-cells = <1>;
395
396		reg = <0x40 0x40>;
397		compatible = "aspeed,ast2500-i2c-bus";
398		bus-frequency = <100000>;
399		interrupts = <0>;
400		interrupt-parent = <&i2c_ic>;
401		clocks = <&scu ASPEED_CLK_APB>;
402		status = "disabled";
403		/* Does not need pinctrl properties */
404	};
405
406	i2c1: i2c-bus@80 {
407		#address-cells = <1>;
408		#size-cells = <0>;
409		#interrupt-cells = <1>;
410
411		reg = <0x80 0x40>;
412		compatible = "aspeed,ast2500-i2c-bus";
413		bus-frequency = <100000>;
414		interrupts = <1>;
415		interrupt-parent = <&i2c_ic>;
416		clocks = <&scu ASPEED_CLK_APB>;
417		status = "disabled";
418		/* Does not need pinctrl properties */
419	};
420
421	i2c2: i2c-bus@c0 {
422		#address-cells = <1>;
423		#size-cells = <0>;
424		#interrupt-cells = <1>;
425
426		reg = <0xc0 0x40>;
427		compatible = "aspeed,ast2500-i2c-bus";
428		bus-frequency = <100000>;
429		interrupts = <2>;
430		interrupt-parent = <&i2c_ic>;
431		clocks = <&scu ASPEED_CLK_APB>;
432		pinctrl-names = "default";
433		pinctrl-0 = <&pinctrl_i2c3_default>;
434		status = "disabled";
435	};
436
437	i2c3: i2c-bus@100 {
438		#address-cells = <1>;
439		#size-cells = <0>;
440		#interrupt-cells = <1>;
441
442		reg = <0x100 0x40>;
443		compatible = "aspeed,ast2500-i2c-bus";
444		bus-frequency = <100000>;
445		interrupts = <3>;
446		interrupt-parent = <&i2c_ic>;
447		clocks = <&scu ASPEED_CLK_APB>;
448		pinctrl-names = "default";
449		pinctrl-0 = <&pinctrl_i2c4_default>;
450		status = "disabled";
451	};
452
453	i2c4: i2c-bus@140 {
454		#address-cells = <1>;
455		#size-cells = <0>;
456		#interrupt-cells = <1>;
457
458		reg = <0x140 0x40>;
459		compatible = "aspeed,ast2500-i2c-bus";
460		bus-frequency = <100000>;
461		interrupts = <4>;
462		interrupt-parent = <&i2c_ic>;
463		clocks = <&scu ASPEED_CLK_APB>;
464		pinctrl-names = "default";
465		pinctrl-0 = <&pinctrl_i2c5_default>;
466		status = "disabled";
467	};
468
469	i2c5: i2c-bus@180 {
470		#address-cells = <1>;
471		#size-cells = <0>;
472		#interrupt-cells = <1>;
473
474		reg = <0x180 0x40>;
475		compatible = "aspeed,ast2500-i2c-bus";
476		bus-frequency = <100000>;
477		interrupts = <5>;
478		interrupt-parent = <&i2c_ic>;
479		clocks = <&scu ASPEED_CLK_APB>;
480		pinctrl-names = "default";
481		pinctrl-0 = <&pinctrl_i2c6_default>;
482		status = "disabled";
483	};
484
485	i2c6: i2c-bus@1c0 {
486		#address-cells = <1>;
487		#size-cells = <0>;
488		#interrupt-cells = <1>;
489
490		reg = <0x1c0 0x40>;
491		compatible = "aspeed,ast2500-i2c-bus";
492		bus-frequency = <100000>;
493		interrupts = <6>;
494		interrupt-parent = <&i2c_ic>;
495		clocks = <&scu ASPEED_CLK_APB>;
496		pinctrl-names = "default";
497		pinctrl-0 = <&pinctrl_i2c7_default>;
498		status = "disabled";
499	};
500
501	i2c7: i2c-bus@300 {
502		#address-cells = <1>;
503		#size-cells = <0>;
504		#interrupt-cells = <1>;
505
506		reg = <0x300 0x40>;
507		compatible = "aspeed,ast2500-i2c-bus";
508		bus-frequency = <100000>;
509		interrupts = <7>;
510		interrupt-parent = <&i2c_ic>;
511		clocks = <&scu ASPEED_CLK_APB>;
512		pinctrl-names = "default";
513		pinctrl-0 = <&pinctrl_i2c8_default>;
514		status = "disabled";
515	};
516
517	i2c8: i2c-bus@340 {
518		#address-cells = <1>;
519		#size-cells = <0>;
520		#interrupt-cells = <1>;
521
522		reg = <0x340 0x40>;
523		compatible = "aspeed,ast2500-i2c-bus";
524		bus-frequency = <100000>;
525		interrupts = <8>;
526		interrupt-parent = <&i2c_ic>;
527		clocks = <&scu ASPEED_CLK_APB>;
528		pinctrl-names = "default";
529		pinctrl-0 = <&pinctrl_i2c9_default>;
530		status = "disabled";
531	};
532
533	i2c9: i2c-bus@380 {
534		#address-cells = <1>;
535		#size-cells = <0>;
536		#interrupt-cells = <1>;
537
538		reg = <0x380 0x40>;
539		compatible = "aspeed,ast2500-i2c-bus";
540		bus-frequency = <100000>;
541		interrupts = <9>;
542		interrupt-parent = <&i2c_ic>;
543		clocks = <&scu ASPEED_CLK_APB>;
544		pinctrl-names = "default";
545		pinctrl-0 = <&pinctrl_i2c10_default>;
546		status = "disabled";
547	};
548
549	i2c10: i2c-bus@3c0 {
550		#address-cells = <1>;
551		#size-cells = <0>;
552		#interrupt-cells = <1>;
553
554		reg = <0x3c0 0x40>;
555		compatible = "aspeed,ast2500-i2c-bus";
556		bus-frequency = <100000>;
557		interrupts = <10>;
558		interrupt-parent = <&i2c_ic>;
559		clocks = <&scu ASPEED_CLK_APB>;
560		pinctrl-names = "default";
561		pinctrl-0 = <&pinctrl_i2c11_default>;
562		status = "disabled";
563	};
564
565	i2c11: i2c-bus@400 {
566		#address-cells = <1>;
567		#size-cells = <0>;
568		#interrupt-cells = <1>;
569
570		reg = <0x400 0x40>;
571		compatible = "aspeed,ast2500-i2c-bus";
572		bus-frequency = <100000>;
573		interrupts = <11>;
574		interrupt-parent = <&i2c_ic>;
575		clocks = <&scu ASPEED_CLK_APB>;
576		pinctrl-names = "default";
577		pinctrl-0 = <&pinctrl_i2c12_default>;
578		status = "disabled";
579	};
580
581	i2c12: i2c-bus@440 {
582		#address-cells = <1>;
583		#size-cells = <0>;
584		#interrupt-cells = <1>;
585
586		reg = <0x440 0x40>;
587		compatible = "aspeed,ast2500-i2c-bus";
588		bus-frequency = <100000>;
589		interrupts = <12>;
590		interrupt-parent = <&i2c_ic>;
591		clocks = <&scu ASPEED_CLK_APB>;
592		pinctrl-names = "default";
593		pinctrl-0 = <&pinctrl_i2c13_default>;
594		status = "disabled";
595	};
596
597	i2c13: i2c-bus@480 {
598		#address-cells = <1>;
599		#size-cells = <0>;
600		#interrupt-cells = <1>;
601
602		reg = <0x480 0x40>;
603		compatible = "aspeed,ast2500-i2c-bus";
604		bus-frequency = <100000>;
605		interrupts = <13>;
606		interrupt-parent = <&i2c_ic>;
607		clocks = <&scu ASPEED_CLK_APB>;
608		pinctrl-names = "default";
609		pinctrl-0 = <&pinctrl_i2c14_default>;
610		status = "disabled";
611	};
612};
613
614&pinctrl {
615	pinctrl_acpi_default: acpi_default {
616		function = "ACPI";
617		groups = "ACPI";
618	};
619
620	pinctrl_adc0_default: adc0_default {
621		function = "ADC0";
622		groups = "ADC0";
623	};
624
625	pinctrl_adc1_default: adc1_default {
626		function = "ADC1";
627		groups = "ADC1";
628	};
629
630	pinctrl_adc10_default: adc10_default {
631		function = "ADC10";
632		groups = "ADC10";
633	};
634
635	pinctrl_adc11_default: adc11_default {
636		function = "ADC11";
637		groups = "ADC11";
638	};
639
640	pinctrl_adc12_default: adc12_default {
641		function = "ADC12";
642		groups = "ADC12";
643	};
644
645	pinctrl_adc13_default: adc13_default {
646		function = "ADC13";
647		groups = "ADC13";
648	};
649
650	pinctrl_adc14_default: adc14_default {
651		function = "ADC14";
652		groups = "ADC14";
653	};
654
655	pinctrl_adc15_default: adc15_default {
656		function = "ADC15";
657		groups = "ADC15";
658	};
659
660	pinctrl_adc2_default: adc2_default {
661		function = "ADC2";
662		groups = "ADC2";
663	};
664
665	pinctrl_adc3_default: adc3_default {
666		function = "ADC3";
667		groups = "ADC3";
668	};
669
670	pinctrl_adc4_default: adc4_default {
671		function = "ADC4";
672		groups = "ADC4";
673	};
674
675	pinctrl_adc5_default: adc5_default {
676		function = "ADC5";
677		groups = "ADC5";
678	};
679
680	pinctrl_adc6_default: adc6_default {
681		function = "ADC6";
682		groups = "ADC6";
683	};
684
685	pinctrl_adc7_default: adc7_default {
686		function = "ADC7";
687		groups = "ADC7";
688	};
689
690	pinctrl_adc8_default: adc8_default {
691		function = "ADC8";
692		groups = "ADC8";
693	};
694
695	pinctrl_adc9_default: adc9_default {
696		function = "ADC9";
697		groups = "ADC9";
698	};
699
700	pinctrl_bmcint_default: bmcint_default {
701		function = "BMCINT";
702		groups = "BMCINT";
703	};
704
705	pinctrl_ddcclk_default: ddcclk_default {
706		function = "DDCCLK";
707		groups = "DDCCLK";
708	};
709
710	pinctrl_ddcdat_default: ddcdat_default {
711		function = "DDCDAT";
712		groups = "DDCDAT";
713	};
714
715	pinctrl_espi_default: espi_default {
716		function = "ESPI";
717		groups = "ESPI";
718	};
719
720	pinctrl_fwspics1_default: fwspics1_default {
721		function = "FWSPICS1";
722		groups = "FWSPICS1";
723	};
724
725	pinctrl_fwspics2_default: fwspics2_default {
726		function = "FWSPICS2";
727		groups = "FWSPICS2";
728	};
729
730	pinctrl_gpid0_default: gpid0_default {
731		function = "GPID0";
732		groups = "GPID0";
733	};
734
735	pinctrl_gpid2_default: gpid2_default {
736		function = "GPID2";
737		groups = "GPID2";
738	};
739
740	pinctrl_gpid4_default: gpid4_default {
741		function = "GPID4";
742		groups = "GPID4";
743	};
744
745	pinctrl_gpid6_default: gpid6_default {
746		function = "GPID6";
747		groups = "GPID6";
748	};
749
750	pinctrl_gpie0_default: gpie0_default {
751		function = "GPIE0";
752		groups = "GPIE0";
753	};
754
755	pinctrl_gpie2_default: gpie2_default {
756		function = "GPIE2";
757		groups = "GPIE2";
758	};
759
760	pinctrl_gpie4_default: gpie4_default {
761		function = "GPIE4";
762		groups = "GPIE4";
763	};
764
765	pinctrl_gpie6_default: gpie6_default {
766		function = "GPIE6";
767		groups = "GPIE6";
768	};
769
770	pinctrl_i2c10_default: i2c10_default {
771		function = "I2C10";
772		groups = "I2C10";
773	};
774
775	pinctrl_i2c11_default: i2c11_default {
776		function = "I2C11";
777		groups = "I2C11";
778	};
779
780	pinctrl_i2c12_default: i2c12_default {
781		function = "I2C12";
782		groups = "I2C12";
783	};
784
785	pinctrl_i2c13_default: i2c13_default {
786		function = "I2C13";
787		groups = "I2C13";
788	};
789
790	pinctrl_i2c14_default: i2c14_default {
791		function = "I2C14";
792		groups = "I2C14";
793	};
794
795	pinctrl_i2c3_default: i2c3_default {
796		function = "I2C3";
797		groups = "I2C3";
798	};
799
800	pinctrl_i2c4_default: i2c4_default {
801		function = "I2C4";
802		groups = "I2C4";
803	};
804
805	pinctrl_i2c5_default: i2c5_default {
806		function = "I2C5";
807		groups = "I2C5";
808	};
809
810	pinctrl_i2c6_default: i2c6_default {
811		function = "I2C6";
812		groups = "I2C6";
813	};
814
815	pinctrl_i2c7_default: i2c7_default {
816		function = "I2C7";
817		groups = "I2C7";
818	};
819
820	pinctrl_i2c8_default: i2c8_default {
821		function = "I2C8";
822		groups = "I2C8";
823	};
824
825	pinctrl_i2c9_default: i2c9_default {
826		function = "I2C9";
827		groups = "I2C9";
828	};
829
830	pinctrl_lad0_default: lad0_default {
831		function = "LAD0";
832		groups = "LAD0";
833	};
834
835	pinctrl_lad1_default: lad1_default {
836		function = "LAD1";
837		groups = "LAD1";
838	};
839
840	pinctrl_lad2_default: lad2_default {
841		function = "LAD2";
842		groups = "LAD2";
843	};
844
845	pinctrl_lad3_default: lad3_default {
846		function = "LAD3";
847		groups = "LAD3";
848	};
849
850	pinctrl_lclk_default: lclk_default {
851		function = "LCLK";
852		groups = "LCLK";
853	};
854
855	pinctrl_lframe_default: lframe_default {
856		function = "LFRAME";
857		groups = "LFRAME";
858	};
859
860	pinctrl_lpchc_default: lpchc_default {
861		function = "LPCHC";
862		groups = "LPCHC";
863	};
864
865	pinctrl_lpcpd_default: lpcpd_default {
866		function = "LPCPD";
867		groups = "LPCPD";
868	};
869
870	pinctrl_lpcplus_default: lpcplus_default {
871		function = "LPCPLUS";
872		groups = "LPCPLUS";
873	};
874
875	pinctrl_lpcpme_default: lpcpme_default {
876		function = "LPCPME";
877		groups = "LPCPME";
878	};
879
880	pinctrl_lpcrst_default: lpcrst_default {
881		function = "LPCRST";
882		groups = "LPCRST";
883	};
884
885	pinctrl_lpcsmi_default: lpcsmi_default {
886		function = "LPCSMI";
887		groups = "LPCSMI";
888	};
889
890	pinctrl_lsirq_default: lsirq_default {
891		function = "LSIRQ";
892		groups = "LSIRQ";
893	};
894
895	pinctrl_mac1link_default: mac1link_default {
896		function = "MAC1LINK";
897		groups = "MAC1LINK";
898	};
899
900	pinctrl_mac2link_default: mac2link_default {
901		function = "MAC2LINK";
902		groups = "MAC2LINK";
903	};
904
905	pinctrl_mdio1_default: mdio1_default {
906		function = "MDIO1";
907		groups = "MDIO1";
908	};
909
910	pinctrl_mdio2_default: mdio2_default {
911		function = "MDIO2";
912		groups = "MDIO2";
913	};
914
915	pinctrl_ncts1_default: ncts1_default {
916		function = "NCTS1";
917		groups = "NCTS1";
918	};
919
920	pinctrl_ncts2_default: ncts2_default {
921		function = "NCTS2";
922		groups = "NCTS2";
923	};
924
925	pinctrl_ncts3_default: ncts3_default {
926		function = "NCTS3";
927		groups = "NCTS3";
928	};
929
930	pinctrl_ncts4_default: ncts4_default {
931		function = "NCTS4";
932		groups = "NCTS4";
933	};
934
935	pinctrl_ndcd1_default: ndcd1_default {
936		function = "NDCD1";
937		groups = "NDCD1";
938	};
939
940	pinctrl_ndcd2_default: ndcd2_default {
941		function = "NDCD2";
942		groups = "NDCD2";
943	};
944
945	pinctrl_ndcd3_default: ndcd3_default {
946		function = "NDCD3";
947		groups = "NDCD3";
948	};
949
950	pinctrl_ndcd4_default: ndcd4_default {
951		function = "NDCD4";
952		groups = "NDCD4";
953	};
954
955	pinctrl_ndsr1_default: ndsr1_default {
956		function = "NDSR1";
957		groups = "NDSR1";
958	};
959
960	pinctrl_ndsr2_default: ndsr2_default {
961		function = "NDSR2";
962		groups = "NDSR2";
963	};
964
965	pinctrl_ndsr3_default: ndsr3_default {
966		function = "NDSR3";
967		groups = "NDSR3";
968	};
969
970	pinctrl_ndsr4_default: ndsr4_default {
971		function = "NDSR4";
972		groups = "NDSR4";
973	};
974
975	pinctrl_ndtr1_default: ndtr1_default {
976		function = "NDTR1";
977		groups = "NDTR1";
978	};
979
980	pinctrl_ndtr2_default: ndtr2_default {
981		function = "NDTR2";
982		groups = "NDTR2";
983	};
984
985	pinctrl_ndtr3_default: ndtr3_default {
986		function = "NDTR3";
987		groups = "NDTR3";
988	};
989
990	pinctrl_ndtr4_default: ndtr4_default {
991		function = "NDTR4";
992		groups = "NDTR4";
993	};
994
995	pinctrl_nri1_default: nri1_default {
996		function = "NRI1";
997		groups = "NRI1";
998	};
999
1000	pinctrl_nri2_default: nri2_default {
1001		function = "NRI2";
1002		groups = "NRI2";
1003	};
1004
1005	pinctrl_nri3_default: nri3_default {
1006		function = "NRI3";
1007		groups = "NRI3";
1008	};
1009
1010	pinctrl_nri4_default: nri4_default {
1011		function = "NRI4";
1012		groups = "NRI4";
1013	};
1014
1015	pinctrl_nrts1_default: nrts1_default {
1016		function = "NRTS1";
1017		groups = "NRTS1";
1018	};
1019
1020	pinctrl_nrts2_default: nrts2_default {
1021		function = "NRTS2";
1022		groups = "NRTS2";
1023	};
1024
1025	pinctrl_nrts3_default: nrts3_default {
1026		function = "NRTS3";
1027		groups = "NRTS3";
1028	};
1029
1030	pinctrl_nrts4_default: nrts4_default {
1031		function = "NRTS4";
1032		groups = "NRTS4";
1033	};
1034
1035	pinctrl_oscclk_default: oscclk_default {
1036		function = "OSCCLK";
1037		groups = "OSCCLK";
1038	};
1039
1040	pinctrl_pewake_default: pewake_default {
1041		function = "PEWAKE";
1042		groups = "PEWAKE";
1043	};
1044
1045	pinctrl_pnor_default: pnor_default {
1046		function = "PNOR";
1047		groups = "PNOR";
1048	};
1049
1050	pinctrl_pwm0_default: pwm0_default {
1051		function = "PWM0";
1052		groups = "PWM0";
1053	};
1054
1055	pinctrl_pwm1_default: pwm1_default {
1056		function = "PWM1";
1057		groups = "PWM1";
1058	};
1059
1060	pinctrl_pwm2_default: pwm2_default {
1061		function = "PWM2";
1062		groups = "PWM2";
1063	};
1064
1065	pinctrl_pwm3_default: pwm3_default {
1066		function = "PWM3";
1067		groups = "PWM3";
1068	};
1069
1070	pinctrl_pwm4_default: pwm4_default {
1071		function = "PWM4";
1072		groups = "PWM4";
1073	};
1074
1075	pinctrl_pwm5_default: pwm5_default {
1076		function = "PWM5";
1077		groups = "PWM5";
1078	};
1079
1080	pinctrl_pwm6_default: pwm6_default {
1081		function = "PWM6";
1082		groups = "PWM6";
1083	};
1084
1085	pinctrl_pwm7_default: pwm7_default {
1086		function = "PWM7";
1087		groups = "PWM7";
1088	};
1089
1090	pinctrl_rgmii1_default: rgmii1_default {
1091		function = "RGMII1";
1092		groups = "RGMII1";
1093	};
1094
1095	pinctrl_rgmii2_default: rgmii2_default {
1096		function = "RGMII2";
1097		groups = "RGMII2";
1098	};
1099
1100	pinctrl_rmii1_default: rmii1_default {
1101		function = "RMII1";
1102		groups = "RMII1";
1103	};
1104
1105	pinctrl_rmii2_default: rmii2_default {
1106		function = "RMII2";
1107		groups = "RMII2";
1108	};
1109
1110	pinctrl_rxd1_default: rxd1_default {
1111		function = "RXD1";
1112		groups = "RXD1";
1113	};
1114
1115	pinctrl_rxd2_default: rxd2_default {
1116		function = "RXD2";
1117		groups = "RXD2";
1118	};
1119
1120	pinctrl_rxd3_default: rxd3_default {
1121		function = "RXD3";
1122		groups = "RXD3";
1123	};
1124
1125	pinctrl_rxd4_default: rxd4_default {
1126		function = "RXD4";
1127		groups = "RXD4";
1128	};
1129
1130	pinctrl_salt1_default: salt1_default {
1131		function = "SALT1";
1132		groups = "SALT1";
1133	};
1134
1135	pinctrl_salt10_default: salt10_default {
1136		function = "SALT10";
1137		groups = "SALT10";
1138	};
1139
1140	pinctrl_salt11_default: salt11_default {
1141		function = "SALT11";
1142		groups = "SALT11";
1143	};
1144
1145	pinctrl_salt12_default: salt12_default {
1146		function = "SALT12";
1147		groups = "SALT12";
1148	};
1149
1150	pinctrl_salt13_default: salt13_default {
1151		function = "SALT13";
1152		groups = "SALT13";
1153	};
1154
1155	pinctrl_salt14_default: salt14_default {
1156		function = "SALT14";
1157		groups = "SALT14";
1158	};
1159
1160	pinctrl_salt2_default: salt2_default {
1161		function = "SALT2";
1162		groups = "SALT2";
1163	};
1164
1165	pinctrl_salt3_default: salt3_default {
1166		function = "SALT3";
1167		groups = "SALT3";
1168	};
1169
1170	pinctrl_salt4_default: salt4_default {
1171		function = "SALT4";
1172		groups = "SALT4";
1173	};
1174
1175	pinctrl_salt5_default: salt5_default {
1176		function = "SALT5";
1177		groups = "SALT5";
1178	};
1179
1180	pinctrl_salt6_default: salt6_default {
1181		function = "SALT6";
1182		groups = "SALT6";
1183	};
1184
1185	pinctrl_salt7_default: salt7_default {
1186		function = "SALT7";
1187		groups = "SALT7";
1188	};
1189
1190	pinctrl_salt8_default: salt8_default {
1191		function = "SALT8";
1192		groups = "SALT8";
1193	};
1194
1195	pinctrl_salt9_default: salt9_default {
1196		function = "SALT9";
1197		groups = "SALT9";
1198	};
1199
1200	pinctrl_scl1_default: scl1_default {
1201		function = "SCL1";
1202		groups = "SCL1";
1203	};
1204
1205	pinctrl_scl2_default: scl2_default {
1206		function = "SCL2";
1207		groups = "SCL2";
1208	};
1209
1210	pinctrl_sd1_default: sd1_default {
1211		function = "SD1";
1212		groups = "SD1";
1213	};
1214
1215	pinctrl_sd2_default: sd2_default {
1216		function = "SD2";
1217		groups = "SD2";
1218	};
1219
1220	pinctrl_sda1_default: sda1_default {
1221		function = "SDA1";
1222		groups = "SDA1";
1223	};
1224
1225	pinctrl_sda2_default: sda2_default {
1226		function = "SDA2";
1227		groups = "SDA2";
1228	};
1229
1230	pinctrl_sgps1_default: sgps1_default {
1231		function = "SGPS1";
1232		groups = "SGPS1";
1233	};
1234
1235	pinctrl_sgps2_default: sgps2_default {
1236		function = "SGPS2";
1237		groups = "SGPS2";
1238	};
1239
1240	pinctrl_sioonctrl_default: sioonctrl_default {
1241		function = "SIOONCTRL";
1242		groups = "SIOONCTRL";
1243	};
1244
1245	pinctrl_siopbi_default: siopbi_default {
1246		function = "SIOPBI";
1247		groups = "SIOPBI";
1248	};
1249
1250	pinctrl_siopbo_default: siopbo_default {
1251		function = "SIOPBO";
1252		groups = "SIOPBO";
1253	};
1254
1255	pinctrl_siopwreq_default: siopwreq_default {
1256		function = "SIOPWREQ";
1257		groups = "SIOPWREQ";
1258	};
1259
1260	pinctrl_siopwrgd_default: siopwrgd_default {
1261		function = "SIOPWRGD";
1262		groups = "SIOPWRGD";
1263	};
1264
1265	pinctrl_sios3_default: sios3_default {
1266		function = "SIOS3";
1267		groups = "SIOS3";
1268	};
1269
1270	pinctrl_sios5_default: sios5_default {
1271		function = "SIOS5";
1272		groups = "SIOS5";
1273	};
1274
1275	pinctrl_siosci_default: siosci_default {
1276		function = "SIOSCI";
1277		groups = "SIOSCI";
1278	};
1279
1280	pinctrl_spi1_default: spi1_default {
1281		function = "SPI1";
1282		groups = "SPI1";
1283	};
1284
1285	pinctrl_spi1cs1_default: spi1cs1_default {
1286		function = "SPI1CS1";
1287		groups = "SPI1CS1";
1288	};
1289
1290	pinctrl_spi1debug_default: spi1debug_default {
1291		function = "SPI1DEBUG";
1292		groups = "SPI1DEBUG";
1293	};
1294
1295	pinctrl_spi1passthru_default: spi1passthru_default {
1296		function = "SPI1PASSTHRU";
1297		groups = "SPI1PASSTHRU";
1298	};
1299
1300	pinctrl_spi2ck_default: spi2ck_default {
1301		function = "SPI2CK";
1302		groups = "SPI2CK";
1303	};
1304
1305	pinctrl_spi2cs0_default: spi2cs0_default {
1306		function = "SPI2CS0";
1307		groups = "SPI2CS0";
1308	};
1309
1310	pinctrl_spi2cs1_default: spi2cs1_default {
1311		function = "SPI2CS1";
1312		groups = "SPI2CS1";
1313	};
1314
1315	pinctrl_spi2miso_default: spi2miso_default {
1316		function = "SPI2MISO";
1317		groups = "SPI2MISO";
1318	};
1319
1320	pinctrl_spi2mosi_default: spi2mosi_default {
1321		function = "SPI2MOSI";
1322		groups = "SPI2MOSI";
1323	};
1324
1325	pinctrl_timer3_default: timer3_default {
1326		function = "TIMER3";
1327		groups = "TIMER3";
1328	};
1329
1330	pinctrl_timer4_default: timer4_default {
1331		function = "TIMER4";
1332		groups = "TIMER4";
1333	};
1334
1335	pinctrl_timer5_default: timer5_default {
1336		function = "TIMER5";
1337		groups = "TIMER5";
1338	};
1339
1340	pinctrl_timer6_default: timer6_default {
1341		function = "TIMER6";
1342		groups = "TIMER6";
1343	};
1344
1345	pinctrl_timer7_default: timer7_default {
1346		function = "TIMER7";
1347		groups = "TIMER7";
1348	};
1349
1350	pinctrl_timer8_default: timer8_default {
1351		function = "TIMER8";
1352		groups = "TIMER8";
1353	};
1354
1355	pinctrl_txd1_default: txd1_default {
1356		function = "TXD1";
1357		groups = "TXD1";
1358	};
1359
1360	pinctrl_txd2_default: txd2_default {
1361		function = "TXD2";
1362		groups = "TXD2";
1363	};
1364
1365	pinctrl_txd3_default: txd3_default {
1366		function = "TXD3";
1367		groups = "TXD3";
1368	};
1369
1370	pinctrl_txd4_default: txd4_default {
1371		function = "TXD4";
1372		groups = "TXD4";
1373	};
1374
1375	pinctrl_uart6_default: uart6_default {
1376		function = "UART6";
1377		groups = "UART6";
1378	};
1379
1380	pinctrl_usbcki_default: usbcki_default {
1381		function = "USBCKI";
1382		groups = "USBCKI";
1383	};
1384
1385	pinctrl_usb2ah_default: usb2ah_default {
1386		function = "USB2AH";
1387		groups = "USB2AH";
1388	};
1389
1390	pinctrl_usb11bhid_default: usb11bhid_default {
1391		function = "USB11BHID";
1392		groups = "USB11BHID";
1393	};
1394
1395	pinctrl_usb2bh_default: usb2bh_default {
1396		function = "USB2BH";
1397		groups = "USB2BH";
1398	};
1399
1400	pinctrl_vgabiosrom_default: vgabiosrom_default {
1401		function = "VGABIOSROM";
1402		groups = "VGABIOSROM";
1403	};
1404
1405	pinctrl_vgahs_default: vgahs_default {
1406		function = "VGAHS";
1407		groups = "VGAHS";
1408	};
1409
1410	pinctrl_vgavs_default: vgavs_default {
1411		function = "VGAVS";
1412		groups = "VGAVS";
1413	};
1414
1415	pinctrl_vpi24_default: vpi24_default {
1416		function = "VPI24";
1417		groups = "VPI24";
1418	};
1419
1420	pinctrl_vpo_default: vpo_default {
1421		function = "VPO";
1422		groups = "VPO";
1423	};
1424
1425	pinctrl_wdtrst1_default: wdtrst1_default {
1426		function = "WDTRST1";
1427		groups = "WDTRST1";
1428	};
1429
1430	pinctrl_wdtrst2_default: wdtrst2_default {
1431		function = "WDTRST2";
1432		groups = "WDTRST2";
1433	};
1434};
1435